Takuji Miki, M. Nagata, Akihiro Tsukioka, N. Miura, Takaaki Okidono, Y. Araga, N. Watanabe, H. Shimamoto, K. Kikuchi
{"title":"Over-the-top Si Interposer Embedding Backside Buried Metal PDN to Reduce Power Supply Impedance of Large Scale Digital ICs","authors":"Takuji Miki, M. Nagata, Akihiro Tsukioka, N. Miura, Takaaki Okidono, Y. Araga, N. Watanabe, H. Shimamoto, K. Kikuchi","doi":"10.1109/3DIC48104.2019.9058860","DOIUrl":null,"url":null,"abstract":"A 2.5D structure with a Si interposer stacked on a CMOS chip is developed to reduce impedance of power delivery networks (PDNs). A thick Cu backside buried metal (BBM) in Si Interposer provides low resistive power/ground wiring and also forms a large parasitic bypass capacitance between power and ground patterns, which drastically suppresses the power supply noise. The Si interposer was implemented over an cryptographic chip with a large scale digital circuit fabricated in 130 nm CMOS. An internal noise monitoring circuit embedded in the CMOS chip indicates it that the proposed over-the-top Si interposer (OVTT-SiIP) reduces a peak-to-peak power supply noise and DC drop during cryptographic operation to less than 50%.","PeriodicalId":440556,"journal":{"name":"2019 International 3D Systems Integration Conference (3DIC)","volume":"75 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC48104.2019.9058860","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A 2.5D structure with a Si interposer stacked on a CMOS chip is developed to reduce impedance of power delivery networks (PDNs). A thick Cu backside buried metal (BBM) in Si Interposer provides low resistive power/ground wiring and also forms a large parasitic bypass capacitance between power and ground patterns, which drastically suppresses the power supply noise. The Si interposer was implemented over an cryptographic chip with a large scale digital circuit fabricated in 130 nm CMOS. An internal noise monitoring circuit embedded in the CMOS chip indicates it that the proposed over-the-top Si interposer (OVTT-SiIP) reduces a peak-to-peak power supply noise and DC drop during cryptographic operation to less than 50%.