Introducing Primality Testing Algorithm with an Implementation on 64 bits RSA Encryption Using Verilog

R. Shams, F. Khan, Umair Jillani, M. Umair
{"title":"Introducing Primality Testing Algorithm with an Implementation on 64 bits RSA Encryption Using Verilog","authors":"R. Shams, F. Khan, Umair Jillani, M. Umair","doi":"10.33317/ssurj.v2i1.68","DOIUrl":null,"url":null,"abstract":"A new structure to develop 64-bit RSA encryption engine on FPGA is being presented in this paper that can be used as a standard device in the secured communication system. The RSA algorithm has three parts i.e. key generation, encryption and decryption. This procedure also requires random generation of prime numbers, therefore, we are proposing an efficient fast Primality testing algorithm to meet the requirement for generating the key in RSA algorithm. We use right-to-left-binary method for the exponent calculation. This reduces the number of cycles enhancing the performance of the system and reducing the area usage of the FPGA. These blocks are coded in Verilog and are synthesized and simulated in Xilinx 13.2 design suit.","PeriodicalId":341241,"journal":{"name":"Sir Syed University Research Journal of Engineering & Technology","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sir Syed University Research Journal of Engineering & Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.33317/ssurj.v2i1.68","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A new structure to develop 64-bit RSA encryption engine on FPGA is being presented in this paper that can be used as a standard device in the secured communication system. The RSA algorithm has three parts i.e. key generation, encryption and decryption. This procedure also requires random generation of prime numbers, therefore, we are proposing an efficient fast Primality testing algorithm to meet the requirement for generating the key in RSA algorithm. We use right-to-left-binary method for the exponent calculation. This reduces the number of cycles enhancing the performance of the system and reducing the area usage of the FPGA. These blocks are coded in Verilog and are synthesized and simulated in Xilinx 13.2 design suit.
介绍了一种基于Verilog的64位RSA加密的质数测试算法
本文提出了一种在FPGA上开发64位RSA加密引擎的新结构,该结构可作为安全通信系统的标准器件。RSA算法分为密钥生成、加密和解密三部分。该过程还需要随机生成素数,因此,我们提出了一种高效快速的素数测试算法,以满足RSA算法中密钥生成的要求。我们使用从右到左的二进制方法进行指数计算。这减少了循环次数,提高了系统的性能,减少了FPGA的面积使用。这些模块在Verilog中编码,并在Xilinx 13.2设计套装中进行合成和模拟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信