P. Choppala, Vandana Gullipalli, Manikanta Gudivada, Bhargav Kandregula
{"title":"Design of Area Efficient, Low Power, High Speed and Full Swing Hybrid Multipliers","authors":"P. Choppala, Vandana Gullipalli, Manikanta Gudivada, Bhargav Kandregula","doi":"10.1109/ICCCIS51004.2021.9397106","DOIUrl":null,"url":null,"abstract":"The multiplier is the most basic unit of an arithmetic circuit which is predominantly used in digital processing units and several integrated circuits. The efficiency of a processing unit is measured by its speed and power consumption. The multiplier circuit involves an extensive use of adders that generally add to its hardware complexity and thus is a major bottleneck to fast processing and also consumes high power. Thus it becomes critical to improve speed and reduce power consumption in the multiplier module. The conventional multipliers implemented using the CMOS and GDI technologies and their combination versions, albeit showing improved speed and low power consumption, still suffer from high hardware complexity. This paper proposes the design of an 8-bit hybrid Wallace tree multiplier. The key idea here is to use the power efficient GDI technology based 1-bit hybrid full adder within the popularly used array and Wallace tree multipliers to obtain a new multiplier design with fewer transistors and full output voltage swing. The proposed designs are implemented using Tanner EDA with 250nm technology and simulation results show substantial improvement when compared with the state-of-the- art.","PeriodicalId":316752,"journal":{"name":"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)","volume":"184 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-02-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCIS51004.2021.9397106","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
The multiplier is the most basic unit of an arithmetic circuit which is predominantly used in digital processing units and several integrated circuits. The efficiency of a processing unit is measured by its speed and power consumption. The multiplier circuit involves an extensive use of adders that generally add to its hardware complexity and thus is a major bottleneck to fast processing and also consumes high power. Thus it becomes critical to improve speed and reduce power consumption in the multiplier module. The conventional multipliers implemented using the CMOS and GDI technologies and their combination versions, albeit showing improved speed and low power consumption, still suffer from high hardware complexity. This paper proposes the design of an 8-bit hybrid Wallace tree multiplier. The key idea here is to use the power efficient GDI technology based 1-bit hybrid full adder within the popularly used array and Wallace tree multipliers to obtain a new multiplier design with fewer transistors and full output voltage swing. The proposed designs are implemented using Tanner EDA with 250nm technology and simulation results show substantial improvement when compared with the state-of-the- art.