An all digital spread spectrum clock generator with programmable spread ratio for SoC applications

D. Sheng, Ching-Che Chung, Chen-Yi Lee
{"title":"An all digital spread spectrum clock generator with programmable spread ratio for SoC applications","authors":"D. Sheng, Ching-Che Chung, Chen-Yi Lee","doi":"10.1109/APCCAS.2008.4746156","DOIUrl":null,"url":null,"abstract":"In this paper, a programmable all-digital spread spectrum clock generator (ADSSCG) suitable for system-on-chip (SoC) applications with ultra-low-power capability is presented. Based on the timing constraint of system, the programmable ADSSCG can provide the suitable frequency spread ratio to obtain the optimal combination of timing deviation and EMI reduction for system applications. Besides, the proposed ADSSCG employs an ultra-low-power digitally controlled oscillator (DCO) to save overall power consumption to 560 muW (@400 MHz) and the peak EMI power reduction is large than 25 dB. In addition, the proposed ADSSCG can be implemented only with standard cells; as a result, the area can be saved without any passive component, and making it easily portable to different processes and very suitable for SoC applications.","PeriodicalId":344917,"journal":{"name":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2008.4746156","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

In this paper, a programmable all-digital spread spectrum clock generator (ADSSCG) suitable for system-on-chip (SoC) applications with ultra-low-power capability is presented. Based on the timing constraint of system, the programmable ADSSCG can provide the suitable frequency spread ratio to obtain the optimal combination of timing deviation and EMI reduction for system applications. Besides, the proposed ADSSCG employs an ultra-low-power digitally controlled oscillator (DCO) to save overall power consumption to 560 muW (@400 MHz) and the peak EMI power reduction is large than 25 dB. In addition, the proposed ADSSCG can be implemented only with standard cells; as a result, the area can be saved without any passive component, and making it easily portable to different processes and very suitable for SoC applications.
一个全数字扩频时钟发生器与可编程的扩频比的SoC应用
提出了一种适用于超低功耗系统级芯片(SoC)应用的可编程全数字扩频时钟发生器(ADSSCG)。基于系统的时序约束,可编程ADSSCG可以提供合适的频率扩展比,以获得系统应用中时序偏差和EMI降低的最佳组合。此外,所提出的ADSSCG采用超低功耗数字控制振荡器(DCO),将总功耗节省至560 muW (@400 MHz),峰值EMI功率降低大于25 dB。此外,所提出的ADSSCG只能在标准单元中实现;因此,可以在没有任何被动元件的情况下节省面积,并使其易于移植到不同的工艺中,非常适合SoC应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信