PLL Jitter Analysis with Various Power Delivery Networks on a Board

Young-Sang Son, Ji-Hoon Lim, Jin-Yong Jeon, W. Jung, Seongsoo Lee, J. Wee
{"title":"PLL Jitter Analysis with Various Power Delivery Networks on a Board","authors":"Young-Sang Son, Ji-Hoon Lim, Jin-Yong Jeon, W. Jung, Seongsoo Lee, J. Wee","doi":"10.1109/SPI.2008.4558358","DOIUrl":null,"url":null,"abstract":"Increasing frequency and reducing time margin have made desigen of power delivery neworks (PDNs) on board to be an integral part of chip designs. Power delivery network designs are usually achieved by mounting the decoupling capacitors on power plates so that the designed power impedance is relatively lower on the interested frequency ranges. But, some parts out of frequency-dependant impedance profile of power delivery networks that make the major effect on noise performances of digital, RF, and analog chips does not be very clear according to chip's family. In this paper, we demonstrate the analysis of power delivery networks for the multiple voltage domains on an analog PLL jitter performance. We look for self impedances of chip mounted on board according to decoupling capacitor's size, their positions, and DC-DC chip. We analyze the PLL's jitter characteristics depending on self-impedance profiles for core and IO circuit. Through this work, it is clear that the PDNs design concept which is considering inherent operation characteristics should be adapted for the efficient and costive system.","PeriodicalId":142239,"journal":{"name":"2008 12th IEEE Workshop on Signal Propagation on Interconnects","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 12th IEEE Workshop on Signal Propagation on Interconnects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI.2008.4558358","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Increasing frequency and reducing time margin have made desigen of power delivery neworks (PDNs) on board to be an integral part of chip designs. Power delivery network designs are usually achieved by mounting the decoupling capacitors on power plates so that the designed power impedance is relatively lower on the interested frequency ranges. But, some parts out of frequency-dependant impedance profile of power delivery networks that make the major effect on noise performances of digital, RF, and analog chips does not be very clear according to chip's family. In this paper, we demonstrate the analysis of power delivery networks for the multiple voltage domains on an analog PLL jitter performance. We look for self impedances of chip mounted on board according to decoupling capacitor's size, their positions, and DC-DC chip. We analyze the PLL's jitter characteristics depending on self-impedance profiles for core and IO circuit. Through this work, it is clear that the PDNs design concept which is considering inherent operation characteristics should be adapted for the efficient and costive system.
电路板上各种供电网络的锁相环抖动分析
频率的增加和时间裕度的减小使得板载输电网络(pdn)的设计成为芯片设计的重要组成部分。输电网络设计通常是通过在电源板上安装去耦电容器来实现的,这样设计的功率阻抗在感兴趣的频率范围内相对较低。但是,输电网络中频率相关阻抗分布的某些部分对数字、射频和模拟芯片的噪声性能的影响并不十分明显。在本文中,我们演示了对模拟锁相环抖动性能的多个电压域供电网络的分析。我们根据去耦电容的尺寸、位置和DC-DC芯片来寻找板载芯片的自阻抗。我们分析了锁相环的抖动特性取决于核心和IO电路的自阻抗曲线。通过这项工作,可以清楚地看到,考虑固有运行特性的pdn设计理念应该适应于高效和低成本的系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信