Ultra-Low-k interlayer dielectric for post-moore CMOS interconnect

S. Raju, M. Chan
{"title":"Ultra-Low-k interlayer dielectric for post-moore CMOS interconnect","authors":"S. Raju, M. Chan","doi":"10.1109/EDSSC.2017.8126534","DOIUrl":null,"url":null,"abstract":"This paper gives a general overview on the methods to reduce interconnect resistance and capacitance in a standard CMOS technology followed by a discussion on the physical constraints that dictate the minimum achievable loading. A newly demonstrated method that uses carbon-nanotube to assist the formation of vertically aligned porous structure is studied. The method was shown to be able to reduce the dielectric constant of the interlayer dielectric to an extremely low value below 2.0 with reasonable physical strength. The potential of this method to be used in main-stream production technology is investigated.","PeriodicalId":163598,"journal":{"name":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","volume":"247 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2017.8126534","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper gives a general overview on the methods to reduce interconnect resistance and capacitance in a standard CMOS technology followed by a discussion on the physical constraints that dictate the minimum achievable loading. A newly demonstrated method that uses carbon-nanotube to assist the formation of vertically aligned porous structure is studied. The method was shown to be able to reduce the dielectric constant of the interlayer dielectric to an extremely low value below 2.0 with reasonable physical strength. The potential of this method to be used in main-stream production technology is investigated.
后摩尔CMOS互连用超低k介电介质
本文概述了在标准CMOS技术中降低互连电阻和电容的方法,然后讨论了决定最小可实现负载的物理约束。研究了一种利用碳纳米管辅助垂直排列多孔结构形成的新方法。结果表明,该方法可以在合理的物理强度下,将层间介质的介电常数降低到2.0以下的极低值。探讨了该方法在主流生产技术中的应用潜力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信