{"title":"CMOS IC Design from Schematic Level to Silicon within IC Curricula Using Free CAD Software","authors":"A. Pajkanovic","doi":"10.1109/INDEL50386.2020.9266252","DOIUrl":null,"url":null,"abstract":"In this paper we demonstrate the free and open-source methodology used to design integrated circuits all the way from schematic level simulation to silicon-ready GDS fabrication files. This approach has been successfully implemented in the IC design curricula at the Faculty of Electrical Engineering, University of Banja Luka. The example circuits are known designs of a low-dropout regulator and an oscillator. The CMOS technology node is 180 nm process. Each of the tools is briefly presented, and either of the two designs is shown during different design phases.","PeriodicalId":369921,"journal":{"name":"2020 International Symposium on Industrial Electronics and Applications (INDEL)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Symposium on Industrial Electronics and Applications (INDEL)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDEL50386.2020.9266252","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
In this paper we demonstrate the free and open-source methodology used to design integrated circuits all the way from schematic level simulation to silicon-ready GDS fabrication files. This approach has been successfully implemented in the IC design curricula at the Faculty of Electrical Engineering, University of Banja Luka. The example circuits are known designs of a low-dropout regulator and an oscillator. The CMOS technology node is 180 nm process. Each of the tools is briefly presented, and either of the two designs is shown during different design phases.