FPGA methodology for power analysis of embedded adaptive beamforming

O. T. Waheed, A. Shabra, I. Elfadel
{"title":"FPGA methodology for power analysis of embedded adaptive beamforming","authors":"O. T. Waheed, A. Shabra, I. Elfadel","doi":"10.1109/ICCSPA.2015.7081299","DOIUrl":null,"url":null,"abstract":"In wireless communication systems, multipath and interference effects degrade the SNR and increase the BER of received signals. Antenna arrays and beamforming algorithms are typically used to improve system performance and noise immunity. For non-adaptive beamforming where signal-path gains remain unchanged, power dissipation is predictable but SNR and BER depend on the changing statistics of the received signals. On the other hand, in adaptive beamforming where signal-path gains are changed in real time according to the statistics of the received signals, the SNR is improved and BER is decreased, but power dissipation undergoes unpredictable transients during the gain adaptation process. Such transients are especially detrimental to battery-based power management systems in mobile applications. In this paper, we propose an FPGA-based methodology for the analysis, modeling and prediction of power dissipation in embedded array signal processing systems containing adaptive beamforming components. This FPGA-based methodology enables the exploration of the adaptive beamforming design space in terms of power, timing, overhead, arithmetic precision and computational resources. A distinct feature of this methodology is that it enables such design-space exploration in real-time and on actual received waveforms. We describe a specific implementation of this methodology using a hardware prototype based on Xilinx's Virtex 7 FPGA. We use this prototype to explore the design space of a four-channel Least-Mean-Squares (LMS) beamformer. The main result of this exploration is the selection of an adaptive algorithm design point that represents the best tradeoff between parameter convergence, machine precision and energy-efficiency for the embedded array signal processor.","PeriodicalId":395644,"journal":{"name":"2015 International Conference on Communications, Signal Processing, and their Applications (ICCSPA'15)","volume":"122 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communications, Signal Processing, and their Applications (ICCSPA'15)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSPA.2015.7081299","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In wireless communication systems, multipath and interference effects degrade the SNR and increase the BER of received signals. Antenna arrays and beamforming algorithms are typically used to improve system performance and noise immunity. For non-adaptive beamforming where signal-path gains remain unchanged, power dissipation is predictable but SNR and BER depend on the changing statistics of the received signals. On the other hand, in adaptive beamforming where signal-path gains are changed in real time according to the statistics of the received signals, the SNR is improved and BER is decreased, but power dissipation undergoes unpredictable transients during the gain adaptation process. Such transients are especially detrimental to battery-based power management systems in mobile applications. In this paper, we propose an FPGA-based methodology for the analysis, modeling and prediction of power dissipation in embedded array signal processing systems containing adaptive beamforming components. This FPGA-based methodology enables the exploration of the adaptive beamforming design space in terms of power, timing, overhead, arithmetic precision and computational resources. A distinct feature of this methodology is that it enables such design-space exploration in real-time and on actual received waveforms. We describe a specific implementation of this methodology using a hardware prototype based on Xilinx's Virtex 7 FPGA. We use this prototype to explore the design space of a four-channel Least-Mean-Squares (LMS) beamformer. The main result of this exploration is the selection of an adaptive algorithm design point that represents the best tradeoff between parameter convergence, machine precision and energy-efficiency for the embedded array signal processor.
嵌入式自适应波束形成功率分析的FPGA方法
在无线通信系统中,多径和干扰效应降低了接收信号的信噪比,增加了误码率。天线阵列和波束形成算法通常用于提高系统性能和抗噪声能力。对于信号路径增益保持不变的非自适应波束形成,功率损耗是可预测的,但信噪比和误码率取决于接收信号的变化统计。另一方面,在自适应波束形成中,根据接收信号的统计实时改变信号路径增益,提高了信噪比,降低了误码率,但在增益自适应过程中,功率损耗会经历不可预测的瞬态。这种瞬态对移动应用中基于电池的电源管理系统尤其有害。在本文中,我们提出了一种基于fpga的方法来分析、建模和预测包含自适应波束形成组件的嵌入式阵列信号处理系统的功耗。这种基于fpga的方法可以在功率、时序、开销、算术精度和计算资源方面探索自适应波束形成设计空间。这种方法的一个显著特点是,它使这种设计空间探索在实时和实际接收波形。我们使用基于Xilinx的Virtex 7 FPGA的硬件原型描述了该方法的具体实现。我们使用这个原型来探索四通道最小均方波束形成器的设计空间。这一探索的主要结果是选择了一个自适应算法设计点,它代表了嵌入式阵列信号处理器在参数收敛、机器精度和能源效率之间的最佳权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信