{"title":"Design of a low-power 10GHz frequency divider using Extended True Single Phase Clock (E-TSPC) logic","authors":"A. Bazzazi, A. Nabavi","doi":"10.1109/ELECTRO.2009.5441145","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a 10GHz divider using Extended True Single Phase Clock (E-TSPC) logic on a 0.18µm CMOS technology with 1.8V supply voltage. This divider contains D-Flip flop with dynamic structure that is based on the ÷2 divider and ÷8/9 dual modulus prescaler. By optimizing the transistor size in each divider stage and inserting optimized buffers between the stages, the power and area are minimized. The results of post-layout simulation compared to similar reported ones illustrate significant improvement. The power consumption of ÷2 divider and ÷8/9 dual modulus prescaler are 320 µw and 850 µw, respectively. High speed low power and smaller area are properties of this design.","PeriodicalId":149384,"journal":{"name":"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ELECTRO.2009.5441145","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
This paper presents the design of a 10GHz divider using Extended True Single Phase Clock (E-TSPC) logic on a 0.18µm CMOS technology with 1.8V supply voltage. This divider contains D-Flip flop with dynamic structure that is based on the ÷2 divider and ÷8/9 dual modulus prescaler. By optimizing the transistor size in each divider stage and inserting optimized buffers between the stages, the power and area are minimized. The results of post-layout simulation compared to similar reported ones illustrate significant improvement. The power consumption of ÷2 divider and ÷8/9 dual modulus prescaler are 320 µw and 850 µw, respectively. High speed low power and smaller area are properties of this design.