Implementation of a cycle-based simulator for the design of a processor core

Moon Gyung Rim, B. Moon, S. An, D. Ryu, Y. S. Lee
{"title":"Implementation of a cycle-based simulator for the design of a processor core","authors":"Moon Gyung Rim, B. Moon, S. An, D. Ryu, Y. S. Lee","doi":"10.1109/APASIC.1999.824040","DOIUrl":null,"url":null,"abstract":"This paper presents an approach to establish and simulate a DSP core by using a cycle-based simulator written in C language. The simulator is written with information of a target DSP core. Instructions are analyzed in order to determine which blocks are used. Then, appropriate control signals are applied to the blocks. The implemented simulator can give the cycle-based information such as changes of control signals and register flags that are not given by instruction-based simulators. After modeling and validating the simulator it is used to verify the HDL model of target DSP core and to enhance its performance as well as to develop applications for the core.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"197 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824040","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

This paper presents an approach to establish and simulate a DSP core by using a cycle-based simulator written in C language. The simulator is written with information of a target DSP core. Instructions are analyzed in order to determine which blocks are used. Then, appropriate control signals are applied to the blocks. The implemented simulator can give the cycle-based information such as changes of control signals and register flags that are not given by instruction-based simulators. After modeling and validating the simulator it is used to verify the HDL model of target DSP core and to enhance its performance as well as to develop applications for the core.
实现了一个基于周期的模拟器,用于处理器核心的设计
本文介绍了一种用C语言编写的基于周期的模拟器来建立和仿真DSP内核的方法。该模拟器是用目标DSP核心的信息编写的。分析指令是为了确定使用了哪些块。然后,适当的控制信号应用于块。所实现的模拟器可以提供基于周期的信息,如控制信号的变化和寄存器标志,这些是基于指令的模拟器所不能提供的。通过对仿真器的建模和验证,验证了目标DSP核心的HDL模型,提高了其性能,并为核心开发了应用程序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信