Reduction of common mode voltage for cascaded 3-level inverter using SVPWM

Swamy R. Linga, R. Somanatham
{"title":"Reduction of common mode voltage for cascaded 3-level inverter using SVPWM","authors":"Swamy R. Linga, R. Somanatham","doi":"10.26634/jee.15.4.18626","DOIUrl":null,"url":null,"abstract":"The common mode voltage (CMV) generated by multilevel inverters can be reduced. This paper presents a Spacevector pulse width modulation (SVPWM) approach for cascaded 3-level inverters to reduce common mode voltage. Conventional 3-level pulse width modulated (PWM) inverters are widely known for producing high-frequency commonmode voltages with high dv/dt. Motor shaft voltages and bearing currents can be caused by common mode voltages. In this work, to reduce common mode voltage, partial CMV elimination technique is used. In this method the redundant states of 3-level inverter having CMV less than or equal to Vdc/6 are only used and the redundant states having CMV greater than Vdc/6 are avoided by implementing SVPWM, where Vdc is the input DC voltage of inverter. A simulation of an dc SVM technique to reduce common mode voltage is implemented. Bearing voltages, bearing currents and total harmonic distortion (THD) are evaluated in the performance analysis. The results will prove the reduction of CMV with the proposed technique compared to conventional SVPWM.","PeriodicalId":403999,"journal":{"name":"i-manager’s Journal on Electrical Engineering","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"i-manager’s Journal on Electrical Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.26634/jee.15.4.18626","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The common mode voltage (CMV) generated by multilevel inverters can be reduced. This paper presents a Spacevector pulse width modulation (SVPWM) approach for cascaded 3-level inverters to reduce common mode voltage. Conventional 3-level pulse width modulated (PWM) inverters are widely known for producing high-frequency commonmode voltages with high dv/dt. Motor shaft voltages and bearing currents can be caused by common mode voltages. In this work, to reduce common mode voltage, partial CMV elimination technique is used. In this method the redundant states of 3-level inverter having CMV less than or equal to Vdc/6 are only used and the redundant states having CMV greater than Vdc/6 are avoided by implementing SVPWM, where Vdc is the input DC voltage of inverter. A simulation of an dc SVM technique to reduce common mode voltage is implemented. Bearing voltages, bearing currents and total harmonic distortion (THD) are evaluated in the performance analysis. The results will prove the reduction of CMV with the proposed technique compared to conventional SVPWM.
用SVPWM降低级联三电平逆变器共模电压
多电平逆变器产生的共模电压(CMV)可以降低。提出了一种用于级联三电平逆变器的空间矢量脉宽调制(SVPWM)方法,以降低共模电压。传统的3电平脉宽调制(PWM)逆变器以产生高dv/dt的高频共模电压而闻名。电机轴电压和轴承电流可由共模电压引起。在这项工作中,为了降低共模电压,采用了部分CMV消除技术。该方法只使用CMV小于或等于Vdc/6的三电平逆变器的冗余状态,通过实现SVPWM避免CMV大于Vdc/6的冗余状态,其中Vdc为逆变器的输入直流电压。对直流支持向量机降低共模电压的方法进行了仿真。在性能分析中评估了轴承电压、轴承电流和总谐波失真(THD)。结果表明,与传统的SVPWM相比,该方法可以有效地降低CMV。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信