Novel I/O-bump design and optimization for chip-package codesign

R. Lee, Hung-Ming Chen
{"title":"Novel I/O-bump design and optimization for chip-package codesign","authors":"R. Lee, Hung-Ming Chen","doi":"10.1109/EDAPS.2009.5404007","DOIUrl":null,"url":null,"abstract":"While the advanced very large scale integration (VLSI) circuit is scaling to deep-submicrometer (DSM) technology, the I/O placement plays a key role in affecting the die size and interconnect. The flip-chip area-array ICs meet the requirements of higher I/O density and lower parasitic effects, but essentially need the optimized I/O and bump placement. In this paper we skip the redistribution layer (RDL) routing and design the specific I/O-bump tiles based on an innovative I/O-row scheme. By considering the package ball location, our proposed I/O-bump planning methodologies produce a package-aware I/O-bump location for chip-level core cell placement and package-level routing task. Thus, our algorithms provide the concurrent chip-package coplanning/codesign flow and dramatically speed up the design process. The experimental results show that our methods optimize the performance metrics in designing the interface between chip and package, such as the net crossing, total wirelength and length deviation.","PeriodicalId":370741,"journal":{"name":"2009 IEEE Electrical Design of Advanced Packaging & Systems Symposium (EDAPS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Electrical Design of Advanced Packaging & Systems Symposium (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2009.5404007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

While the advanced very large scale integration (VLSI) circuit is scaling to deep-submicrometer (DSM) technology, the I/O placement plays a key role in affecting the die size and interconnect. The flip-chip area-array ICs meet the requirements of higher I/O density and lower parasitic effects, but essentially need the optimized I/O and bump placement. In this paper we skip the redistribution layer (RDL) routing and design the specific I/O-bump tiles based on an innovative I/O-row scheme. By considering the package ball location, our proposed I/O-bump planning methodologies produce a package-aware I/O-bump location for chip-level core cell placement and package-level routing task. Thus, our algorithms provide the concurrent chip-package coplanning/codesign flow and dramatically speed up the design process. The experimental results show that our methods optimize the performance metrics in designing the interface between chip and package, such as the net crossing, total wirelength and length deviation.
新颖的I/ o碰撞设计与芯片封装协同设计优化
在先进的超大规模集成电路(VLSI)向深亚微米(DSM)技术发展的过程中,I/O的放置是影响芯片尺寸和互连的关键因素。倒装片面积阵列集成电路满足更高I/O密度和更低寄生效应的要求,但本质上需要优化I/O和凸点放置。在本文中,我们跳过了重新分配层(RDL)路由,并基于一种创新的I/ o行方案设计了特定的I/ o碰撞块。通过考虑封装球位置,我们提出的I/ o碰撞规划方法为芯片级核心单元放置和封装级路由任务产生封装感知的I/ o碰撞位置。因此,我们的算法提供了并发的芯片封装协同规划/协同设计流程,并大大加快了设计过程。实验结果表明,我们的方法优化了芯片与封装之间的接口设计的性能指标,如网络交叉、总长度和长度偏差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信