Hardware security and split fabrication

Y. Alkabani
{"title":"Hardware security and split fabrication","authors":"Y. Alkabani","doi":"10.1109/IDT.2016.7843015","DOIUrl":null,"url":null,"abstract":"As hardware system designers include third party IPs in their designs and outsource the fabrication to off-shore facilities, hardware security threats are becoming more serious. Threats include the overbuilding and malicious circuit insertion at the foundry during fabrication. Split fabrication for both 2D, 2.5D, and 3D ICs has been suggested to overcome these threats. In split fabrication, the system designer partitions the system into two parts: a complex part and a simple part. The complex part includes all the advanced circuitry that needs to be fabricated in a high-end untrusted fabrication facility. However, without the simple part, it is difficult for the untrusted foundry to identify the functionality of the system. The simple part is fabricated and integrated with the complex part in a trusted old foundry. This paper explores the use of an optimized set of isomorphic cells to implement digital systems. The use of these optimized cells should make it harder for the untrusted foundry to understand the system while simplifying the fabrication and integration process at the trusted foundry. The trade-off between simplifying the fabrication process at the trusted facility and the area overhead is studied on combinational benchmarks. The experimental results indicate that an average of 20% effort reduction can be achieved while maintaining a negligible impact on the area and delay of the original design.","PeriodicalId":131600,"journal":{"name":"2016 11th International Design & Test Symposium (IDT)","volume":"187 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 11th International Design & Test Symposium (IDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2016.7843015","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

As hardware system designers include third party IPs in their designs and outsource the fabrication to off-shore facilities, hardware security threats are becoming more serious. Threats include the overbuilding and malicious circuit insertion at the foundry during fabrication. Split fabrication for both 2D, 2.5D, and 3D ICs has been suggested to overcome these threats. In split fabrication, the system designer partitions the system into two parts: a complex part and a simple part. The complex part includes all the advanced circuitry that needs to be fabricated in a high-end untrusted fabrication facility. However, without the simple part, it is difficult for the untrusted foundry to identify the functionality of the system. The simple part is fabricated and integrated with the complex part in a trusted old foundry. This paper explores the use of an optimized set of isomorphic cells to implement digital systems. The use of these optimized cells should make it harder for the untrusted foundry to understand the system while simplifying the fabrication and integration process at the trusted foundry. The trade-off between simplifying the fabrication process at the trusted facility and the area overhead is studied on combinational benchmarks. The experimental results indicate that an average of 20% effort reduction can be achieved while maintaining a negligible impact on the area and delay of the original design.
硬件安全和分裂制造
随着硬件系统设计者在其设计中加入第三方ip并将制造外包给离岸设施,硬件安全威胁变得越来越严重。威胁包括过度建设和恶意电路插入在铸造厂在制造过程中。2D、2.5D和3D ic的分离制造已经被建议用来克服这些威胁。在分体制造中,系统设计者将系统分成两部分:复杂部分和简单部分。复杂的部分包括所有需要在高端不受信任的制造设施中制造的先进电路。然而,如果没有简单的部分,不受信任的代工很难识别系统的功能。简单零件在一家值得信赖的老铸造厂与复杂零件组装在一起。本文探讨了使用一组优化的同构单元来实现数字系统。这些优化单元的使用将使不可信的代工厂更难以理解系统,同时简化可信代工厂的制造和集成过程。在组合基准测试中,研究了简化可信设施的制造过程和面积开销之间的权衡。实验结果表明,在保持对原设计的面积和延迟的影响可以忽略不计的情况下,平均减少了20%的工作量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信