A New Positive-Sequence Detector Phase-Locked Loop Algorithm for DC Offset Rejection

M. D. de Brito, Artur A. de Carvalho, R. B. Godoy, Anderson S. Volpato, L. F. S. C. Pereira, E. Batista
{"title":"A New Positive-Sequence Detector Phase-Locked Loop Algorithm for DC Offset Rejection","authors":"M. D. de Brito, Artur A. de Carvalho, R. B. Godoy, Anderson S. Volpato, L. F. S. C. Pereira, E. Batista","doi":"10.1109/COBEP53665.2021.9684140","DOIUrl":null,"url":null,"abstract":"This paper put forward a novel positive sequence detector phase-locked loop (PLL) algorithm established with all-pass filters to reduce the effects of the DC components present in the input signals of the PLL. The proposed algorithm was compared with a modified version of a Double Second-Order Generalized Integrator PLL, and a Fixed-Frequency Orthogonal Signal Generator PLL, which is a recent algorithm with promising results. For comparison criteria, the three PLLs were simulated using MATLAB/Simulink® platform, processing input signals with DC offset.","PeriodicalId":442384,"journal":{"name":"2021 Brazilian Power Electronics Conference (COBEP)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Brazilian Power Electronics Conference (COBEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/COBEP53665.2021.9684140","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper put forward a novel positive sequence detector phase-locked loop (PLL) algorithm established with all-pass filters to reduce the effects of the DC components present in the input signals of the PLL. The proposed algorithm was compared with a modified version of a Double Second-Order Generalized Integrator PLL, and a Fixed-Frequency Orthogonal Signal Generator PLL, which is a recent algorithm with promising results. For comparison criteria, the three PLLs were simulated using MATLAB/Simulink® platform, processing input signals with DC offset.
一种新的用于直流偏置抑制的正序检测器锁相环算法
为了降低锁相环输入信号中直流分量的影响,提出了一种采用全通滤波器的正序检测器锁相环(PLL)算法。将该算法与一种改进的双二阶广义积分器锁相环和一种固定频率正交信号发生器锁相环进行了比较。作为比较标准,使用MATLAB/Simulink®平台对三个锁相环进行仿真,处理带有直流偏置的输入信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信