Junctionless-FET device fabrication using silicon etching in NH4OH solution: device behaviour according to etching time

L. Stucchi-Zucchi, Audrey R. Silva, J. A. Diniz
{"title":"Junctionless-FET device fabrication using silicon etching in NH4OH solution: device behaviour according to etching time","authors":"L. Stucchi-Zucchi, Audrey R. Silva, J. A. Diniz","doi":"10.1109/SBMicro.2019.8919301","DOIUrl":null,"url":null,"abstract":"Junctionless-Field-Effect-Transistor (JL-FET) devices were fabricated with Silicon-On-Insulator (SOI) technology. The device channel area was thinned down to nanometer-scale by silicon etching in a solution of NH4 OH with the area to be exposed define using optical lithography and silicon oxide etching in HF buffer solution. The hardmask was stripped and dopant diffusion on a Phosphorus saturated furnace was carried out to achieve the dopant concentration necessary. The gate oxide was silicon oxide grown thermally in a dry environment. The electrical contacts were fabricated using optical lithography, silicon oxide etching in HF solution, aluminum sputtering and lift-off. The electrical contacts were annealed in forming gas (H2 + N2) for 10 minutes. Gate metal was titanium nitride deposited using sputtering and defined using optical lithography and lift-off. A layer of aluminum was deposited with the titanium nitride to protect it against oxidation. Some advantages were observed on this updated process. The outlines of the etched area are observable with optical microscopy in a dark field filter, making process confirmation easy. The same outlines are exposed for the majority of fabrication time, making atomic force microscopy (AFM) possible. Also, pseudo-MOS measurements are possible even before the gate metallization, which gives insight on the fabrication process and quality. The measurements on devices fully fabricated showed increasing control of the gate bias on the drain current, which is in agreement to JL-FET predictions, although these behave a gated resistor due to their negative threshold voltage. This happens because the $\\mathrm{V}_{OH}$ is high even for low a $\\mathrm{V}_{GS}$, making the $\\mathrm{V}_{DS}$ needed to achieve saturation mode unmanageable. The electrical contacts were ohmic in nature and showed that the dopant diffusion process is compatible with JL-FET fabrication. Overall, these devices show that the JL-FET, and other nanometer-scaled structures, are possible to achieve using the channel thinning in NH4 OH solution silicon etching.","PeriodicalId":403446,"journal":{"name":"2019 34th Symposium on Microelectronics Technology and Devices (SBMicro)","volume":"78 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 34th Symposium on Microelectronics Technology and Devices (SBMicro)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBMicro.2019.8919301","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Junctionless-Field-Effect-Transistor (JL-FET) devices were fabricated with Silicon-On-Insulator (SOI) technology. The device channel area was thinned down to nanometer-scale by silicon etching in a solution of NH4 OH with the area to be exposed define using optical lithography and silicon oxide etching in HF buffer solution. The hardmask was stripped and dopant diffusion on a Phosphorus saturated furnace was carried out to achieve the dopant concentration necessary. The gate oxide was silicon oxide grown thermally in a dry environment. The electrical contacts were fabricated using optical lithography, silicon oxide etching in HF solution, aluminum sputtering and lift-off. The electrical contacts were annealed in forming gas (H2 + N2) for 10 minutes. Gate metal was titanium nitride deposited using sputtering and defined using optical lithography and lift-off. A layer of aluminum was deposited with the titanium nitride to protect it against oxidation. Some advantages were observed on this updated process. The outlines of the etched area are observable with optical microscopy in a dark field filter, making process confirmation easy. The same outlines are exposed for the majority of fabrication time, making atomic force microscopy (AFM) possible. Also, pseudo-MOS measurements are possible even before the gate metallization, which gives insight on the fabrication process and quality. The measurements on devices fully fabricated showed increasing control of the gate bias on the drain current, which is in agreement to JL-FET predictions, although these behave a gated resistor due to their negative threshold voltage. This happens because the $\mathrm{V}_{OH}$ is high even for low a $\mathrm{V}_{GS}$, making the $\mathrm{V}_{DS}$ needed to achieve saturation mode unmanageable. The electrical contacts were ohmic in nature and showed that the dopant diffusion process is compatible with JL-FET fabrication. Overall, these devices show that the JL-FET, and other nanometer-scaled structures, are possible to achieve using the channel thinning in NH4 OH solution silicon etching.
用硅蚀刻在NH4OH溶液中制造无结场效应晶体管器件:器件性能随蚀刻时间的变化
采用绝缘体上硅(SOI)技术制备了无结场效应晶体管(JL-FET)器件。通过在NH4 OH溶液中硅蚀刻将器件的通道面积减薄到纳米级,并通过光学光刻和在HF缓冲溶液中氧化硅蚀刻确定曝光面积。剥离硬掩膜,在饱和磷炉上进行掺杂扩散,以达到所需的掺杂浓度。栅极氧化物是在干燥环境中热生长的氧化硅。采用光学光刻、HF溶液氧化硅蚀刻、铝溅射和升空法制备电触点。电触点在形成气体(H2 + N2)中退火10分钟。栅极金属为氮化钛,采用溅射法沉积,并采用光刻和提升法确定。在氮化钛上沉积了一层铝以防止其氧化。改进后的工艺有一些优点。用光学显微镜在暗场滤光片中观察到蚀刻区域的轮廓,使工艺确认容易。相同的轮廓暴露在大部分制造时间,使原子力显微镜(AFM)成为可能。此外,甚至在栅极金属化之前就可以进行伪mos测量,这可以深入了解制造工艺和质量。对完全制造的器件的测量显示出对漏极电流的栅极偏置的控制增加,这与JL-FET的预测一致,尽管由于其负阈值电压,这些器件表现为门控电阻。这是因为$\mathrm{V}_{OH}$即使对于低的$\mathrm{V}_{GS}$也是高的,使得实现饱和模式所需的$\mathrm{V}_{DS}$无法管理。电接触是欧姆性质的,表明掺杂扩散过程与JL-FET制造是相容的。总的来说,这些器件表明JL-FET和其他纳米级结构可以在NH4 OH溶液硅蚀刻中使用沟道变薄来实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信