{"title":"Implementation of a 16 Phase Digital Modulator in a 0.35 /spl mu/m Process","authors":"T. Carosa, R. Zane, D. Maksimović","doi":"10.1109/COMPEL.2006.305669","DOIUrl":null,"url":null,"abstract":"In this paper we present a custom IC design and experimental results for a hardware efficient 16 phase digital modulator implemented in a 0.35 mum process. The hardware efficient realization is achieved by time sharing the high resolution portion of the modulator hardware and a simple solution to track phase rotation. The modulator is designed for a duty cycle update rate at 16 times the single phase switching frequency to enable wide bandwidth multiphase converter operation. Two versions of the time shared high resolution portion of the IC are realized, including counter based and self tuning delay line based designs. Design details and experimental results are given to evaluate the two options and demonstrate performance of the IC","PeriodicalId":210889,"journal":{"name":"2006 IEEE Workshops on Computers in Power Electronics","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2006-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Workshops on Computers in Power Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/COMPEL.2006.305669","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
In this paper we present a custom IC design and experimental results for a hardware efficient 16 phase digital modulator implemented in a 0.35 mum process. The hardware efficient realization is achieved by time sharing the high resolution portion of the modulator hardware and a simple solution to track phase rotation. The modulator is designed for a duty cycle update rate at 16 times the single phase switching frequency to enable wide bandwidth multiphase converter operation. Two versions of the time shared high resolution portion of the IC are realized, including counter based and self tuning delay line based designs. Design details and experimental results are given to evaluate the two options and demonstrate performance of the IC