Implementation of a 16 Phase Digital Modulator in a 0.35 /spl mu/m Process

T. Carosa, R. Zane, D. Maksimović
{"title":"Implementation of a 16 Phase Digital Modulator in a 0.35 /spl mu/m Process","authors":"T. Carosa, R. Zane, D. Maksimović","doi":"10.1109/COMPEL.2006.305669","DOIUrl":null,"url":null,"abstract":"In this paper we present a custom IC design and experimental results for a hardware efficient 16 phase digital modulator implemented in a 0.35 mum process. The hardware efficient realization is achieved by time sharing the high resolution portion of the modulator hardware and a simple solution to track phase rotation. The modulator is designed for a duty cycle update rate at 16 times the single phase switching frequency to enable wide bandwidth multiphase converter operation. Two versions of the time shared high resolution portion of the IC are realized, including counter based and self tuning delay line based designs. Design details and experimental results are given to evaluate the two options and demonstrate performance of the IC","PeriodicalId":210889,"journal":{"name":"2006 IEEE Workshops on Computers in Power Electronics","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2006-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Workshops on Computers in Power Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/COMPEL.2006.305669","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

In this paper we present a custom IC design and experimental results for a hardware efficient 16 phase digital modulator implemented in a 0.35 mum process. The hardware efficient realization is achieved by time sharing the high resolution portion of the modulator hardware and a simple solution to track phase rotation. The modulator is designed for a duty cycle update rate at 16 times the single phase switching frequency to enable wide bandwidth multiphase converter operation. Two versions of the time shared high resolution portion of the IC are realized, including counter based and self tuning delay line based designs. Design details and experimental results are given to evaluate the two options and demonstrate performance of the IC
在0.35 /spl mu/m过程中实现16相位数字调制器
在本文中,我们提出了一个定制的IC设计和实验结果,硬件高效的16相数字调制器在0.35 μ m的过程中实现。通过时间共享调制器硬件的高分辨率部分和跟踪相位旋转的简单解决方案,实现了硬件效率的实现。该调制器设计为占空比更新率为单相开关频率的16倍,以实现宽带多相转换器的工作。实现了两个版本的分时高分辨率部分,包括基于计数器和基于自调谐延迟线的设计。给出了设计细节和实验结果,以评估两种方案,并证明了集成电路的性能
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信