A Unified Architecture for a Dual Field ECC Processor Applicable to AES

Shylashree Nagaraja, V. Sridhar
{"title":"A Unified Architecture for a Dual Field ECC Processor Applicable to AES","authors":"Shylashree Nagaraja, V. Sridhar","doi":"10.1109/CIMSIM.2013.58","DOIUrl":null,"url":null,"abstract":"This paper presents a unified architecture for a dual field Elliptical curve cryptographic (ECC) Processor that can support the operations of both fields, Galois field GF(P) and GF(2m). In this work ECC performance is increased by proper selection of coordinates and arithmetic unit. ECC Arithmetic unit provides the function of Dual field multiplication and addition. Using Elliptical curve cryptography (ECC) key exchange algorithm, two symmetric keys are generated, which can be applied to any symmetric encryption algorithm like AES. Then, the encrypted plaintext is decrypted to get the original plaintext. Simulation is done using Xilinx 13.4 ISE simulator. The proposed Dual field ECC processor design shows that it can reach up to 124.347 MHz, consumes 1.091W power and Occupies 3,066 slices, which is implemented on Xilinx 13.4 Virtex 5 FPGA(Field Programmable Gate array) as a target device.","PeriodicalId":249355,"journal":{"name":"2013 Fifth International Conference on Computational Intelligence, Modelling and Simulation","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Fifth International Conference on Computational Intelligence, Modelling and Simulation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIMSIM.2013.58","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents a unified architecture for a dual field Elliptical curve cryptographic (ECC) Processor that can support the operations of both fields, Galois field GF(P) and GF(2m). In this work ECC performance is increased by proper selection of coordinates and arithmetic unit. ECC Arithmetic unit provides the function of Dual field multiplication and addition. Using Elliptical curve cryptography (ECC) key exchange algorithm, two symmetric keys are generated, which can be applied to any symmetric encryption algorithm like AES. Then, the encrypted plaintext is decrypted to get the original plaintext. Simulation is done using Xilinx 13.4 ISE simulator. The proposed Dual field ECC processor design shows that it can reach up to 124.347 MHz, consumes 1.091W power and Occupies 3,066 slices, which is implemented on Xilinx 13.4 Virtex 5 FPGA(Field Programmable Gate array) as a target device.
适用于AES的双域ECC处理器的统一架构
本文提出了一种双域椭圆曲线加密(ECC)处理器的统一架构,可以同时支持伽罗瓦域GF(P)和GF(2m)的运算。通过对坐标和运算单元的合理选择,提高了ECC的性能。ECC算术单元提供双域乘法和加法功能。采用椭圆曲线加密(ECC)密钥交换算法,生成两个对称密钥,可应用于任何对称加密算法,如AES。然后对加密后的明文进行解密,得到原始的明文。仿真使用Xilinx 13.4 ISE模拟器完成。所提出的双场ECC处理器设计表明,其最高工作频率可达124.347 MHz,功耗为1.091W,占用3066片,以Xilinx 13.4 Virtex 5 FPGA(field Programmable Gate array)为目标器件实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信