A Compact and Accurate FPGA Based Nonisotropic Fading Channel Simulator

S. F. Fard, A. Alimohammad, M. Khorasani, C. Schlegel, B. Cockburn
{"title":"A Compact and Accurate FPGA Based Nonisotropic Fading Channel Simulator","authors":"S. F. Fard, A. Alimohammad, M. Khorasani, C. Schlegel, B. Cockburn","doi":"10.1109/CCECE.2007.316","DOIUrl":null,"url":null,"abstract":"A novel design and implementation technique for generating Rayleigh fading variates is presented in this paper. An FPGA implementation of the new baseband fading simulator utilizes only 6.8% of the configurable slices and generates 10 million statistically accurate samples per second. Increasing the output sample rate to up to 300 million samples per second is possible with a slight increase in the resource utilization. A wide variety of channel characteristics and sample rates can be achieved with parameterizing the new baseband channel simulator.","PeriodicalId":183910,"journal":{"name":"2007 Canadian Conference on Electrical and Computer Engineering","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-04-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Canadian Conference on Electrical and Computer Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCECE.2007.316","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A novel design and implementation technique for generating Rayleigh fading variates is presented in this paper. An FPGA implementation of the new baseband fading simulator utilizes only 6.8% of the configurable slices and generates 10 million statistically accurate samples per second. Increasing the output sample rate to up to 300 million samples per second is possible with a slight increase in the resource utilization. A wide variety of channel characteristics and sample rates can be achieved with parameterizing the new baseband channel simulator.
基于FPGA的非各向同性衰落信道模拟器
提出了一种新的瑞利衰落变量生成的设计与实现方法。新的基带衰落模拟器的FPGA实现仅利用6.8%的可配置切片,每秒生成1000万个统计准确的样本。在稍微增加资源利用率的情况下,可以将输出采样率提高到每秒3亿个样本。通过参数化新的基带信道模拟器,可以实现各种各样的信道特性和采样率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信