Towards a RISC instruction set architecture for the 32-bit VLIW DSP processor core

Khoi-Nguyen Le-Huu, Diem N. Ho, Anh-Vu Dinh-Duc, T. Vu
{"title":"Towards a RISC instruction set architecture for the 32-bit VLIW DSP processor core","authors":"Khoi-Nguyen Le-Huu, Diem N. Ho, Anh-Vu Dinh-Duc, T. Vu","doi":"10.1109/TENCONSPRING.2014.6863068","DOIUrl":null,"url":null,"abstract":"Digital Signal Processors (DSPs), compared to general-purpose processors, have shown their great contribution to the implementation of digital signal processing algorithms such as digital filtering and Fourier analysis. This work deals with the RISC instruction set architecture (ISA) for the 32-bit VLIW Fixed-point DSP processor core proposed in our previous work. The designed DSP has been described in terms of groups of instructions, the opcode maps, and suggested design of the data path based on the proposed ISA. Moreover, advanced and enhanced instructions aimed at audio and image applications will also be presented in this work.","PeriodicalId":270495,"journal":{"name":"2014 IEEE REGION 10 SYMPOSIUM","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE REGION 10 SYMPOSIUM","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCONSPRING.2014.6863068","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Digital Signal Processors (DSPs), compared to general-purpose processors, have shown their great contribution to the implementation of digital signal processing algorithms such as digital filtering and Fourier analysis. This work deals with the RISC instruction set architecture (ISA) for the 32-bit VLIW Fixed-point DSP processor core proposed in our previous work. The designed DSP has been described in terms of groups of instructions, the opcode maps, and suggested design of the data path based on the proposed ISA. Moreover, advanced and enhanced instructions aimed at audio and image applications will also be presented in this work.
面向32位VLIW DSP处理器内核的RISC指令集架构
与通用处理器相比,数字信号处理器(dsp)在实现数字信号处理算法(如数字滤波和傅立叶分析)方面做出了巨大贡献。这项工作涉及我们之前工作中提出的32位VLIW定点DSP处理器核心的RISC指令集架构(ISA)。设计的DSP从指令组、操作码映射以及基于所提出的ISA的数据路径设计等方面进行了描述。此外,针对音频和图像应用的先进和增强的指令也将在本工作中提出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信