A simple approach to reduce peak temperatures in integrated and discrete power mosfets

M. Pfost, T. Zawischka, Michael Ebli
{"title":"A simple approach to reduce peak temperatures in integrated and discrete power mosfets","authors":"M. Pfost, T. Zawischka, Michael Ebli","doi":"10.1109/ISSCS.2013.6651262","DOIUrl":null,"url":null,"abstract":"DMOS transistors are often subject to large power dissipation and thus substantial self-heating. This can lead to extremely high device temperatures, thermal runaway, and device failure. Because of this, the safe operating area of the DMOS is limited by its peak temperature. Therefore, it has been suggested to lower the peak temperature by shifting the heat generation from the hotter to the cooler parts of the device. In this paper a simple approach to redistribute the power dissipation density in DMOS transistors will be presented that can be used to reduce the peak temperature significantly. The proposed approach can easily be applied to integrated and discrete power MOSFETs. Layout modifications are usually sufficient, no process changes are required. The impact on the electrical characteristics of the DMOS will be evaluated and explained. The presented approach can effectively lower the peak temperature in typical DMOS transistors as will be demonstrated by measurements and numerical simulations.","PeriodicalId":260263,"journal":{"name":"International Symposium on Signals, Circuits and Systems ISSCS2013","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Symposium on Signals, Circuits and Systems ISSCS2013","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCS.2013.6651262","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

DMOS transistors are often subject to large power dissipation and thus substantial self-heating. This can lead to extremely high device temperatures, thermal runaway, and device failure. Because of this, the safe operating area of the DMOS is limited by its peak temperature. Therefore, it has been suggested to lower the peak temperature by shifting the heat generation from the hotter to the cooler parts of the device. In this paper a simple approach to redistribute the power dissipation density in DMOS transistors will be presented that can be used to reduce the peak temperature significantly. The proposed approach can easily be applied to integrated and discrete power MOSFETs. Layout modifications are usually sufficient, no process changes are required. The impact on the electrical characteristics of the DMOS will be evaluated and explained. The presented approach can effectively lower the peak temperature in typical DMOS transistors as will be demonstrated by measurements and numerical simulations.
一个简单的方法来降低峰值温度在集成和离散功率场效应
DMOS晶体管通常有很大的功耗,因此会产生大量的自热。这可能导致极高的器件温度、热失控和器件故障。因此,DMOS的安全工作区域受到其峰值温度的限制。因此,有人建议通过将产生的热量从设备的较热部分转移到较冷部分来降低峰值温度。本文将提出一种简单的方法来重新分配DMOS晶体管的功耗密度,可以用来显著降低峰值温度。该方法可以很容易地应用于集成和离散功率mosfet。布局修改通常是足够的,不需要改变工艺。对DMOS电气特性的影响将进行评估和解释。本文提出的方法可以有效地降低典型DMOS晶体管的峰值温度,并将通过测量和数值模拟来证明。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信