Automated BIST-based diagnostic solution for SOPC

A. Sarvi, J. Fan
{"title":"Automated BIST-based diagnostic solution for SOPC","authors":"A. Sarvi, J. Fan","doi":"10.1109/DTIS.2006.1708692","DOIUrl":null,"url":null,"abstract":"This paper presents a diagnostic methodology to detect and locate faulty embedded cores IP cores in modern FPGAs. Parameterized Verilog models have been developed to apply the algorithm. Built-in sell-test (BIST) generation and synthesis performed in an automated flow for any given device. The approach is applicable to different cores including, block RAM, multiplier, DSP, etc. and is it scalable to different devices. The technique utilizes existing hardware redundancy and reconfigurability of an FPGA to achieve testability and diagnosis resolution without imposing any cost, area overhead or performance degradation. Experimental results show its efficiency in facilitating failure analysis process and expediting debugging procedure. It can also be applied to offline system testing and diagnosis for fault-tolerant applications","PeriodicalId":399250,"journal":{"name":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2006.1708692","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

This paper presents a diagnostic methodology to detect and locate faulty embedded cores IP cores in modern FPGAs. Parameterized Verilog models have been developed to apply the algorithm. Built-in sell-test (BIST) generation and synthesis performed in an automated flow for any given device. The approach is applicable to different cores including, block RAM, multiplier, DSP, etc. and is it scalable to different devices. The technique utilizes existing hardware redundancy and reconfigurability of an FPGA to achieve testability and diagnosis resolution without imposing any cost, area overhead or performance degradation. Experimental results show its efficiency in facilitating failure analysis process and expediting debugging procedure. It can also be applied to offline system testing and diagnosis for fault-tolerant applications
基于bist的SOPC自动诊断解决方案
本文提出了一种检测和定位现代fpga中出现故障的嵌入式核IP核的诊断方法。已经开发了参数化Verilog模型来应用该算法。内置的销售测试(BIST)生成和合成在一个自动流程中执行任何给定的设备。该方法适用于不同的核心,包括块RAM,乘法器,DSP等,并且可扩展到不同的设备。该技术利用现有的硬件冗余和FPGA的可重构性来实现可测试性和诊断分辨率,而不会带来任何成本、面积开销或性能下降。实验结果表明,该方法可以简化故障分析过程,加快调试过程。它还可以应用于容错应用程序的离线系统测试和诊断
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信