Sensing schemes of sense amplifier for single-ended SRAM

Ameya Chandras, V. S. K. Bhaaskaran
{"title":"Sensing schemes of sense amplifier for single-ended SRAM","authors":"Ameya Chandras, V. S. K. Bhaaskaran","doi":"10.1109/ICNETS2.2017.8067964","DOIUrl":null,"url":null,"abstract":"Background/Objective: The memory system occupy a significantly larger area of the SoCs (System on Chip) and it also contributes heavily to the increasing power consumption. The major part of the power consumption is due to the peripheral circuits of the memory systems, with the sense amplifier playing a dominant role, while the memory is accessed for the reading operation. This paper presents a modification of the conventional 6T SRAM cell into the 8T SRAM (Static Random Access Memory) cell memory architecture, focusing on enhancing the writing and reading stability of the memory cell with an additional advantage of providing a separate path for reading the data. Statistical Analysis/Method: To enhance the sensing performance, various sensing schemes such as the domino sensing scheme, AC Coupled sensing scheme and Switching pMOS sense amplifier have been employed. The above mentioned sensing schemes use single bit line for sensing the data. These single ended sensing schemes are implemented and simulated on industry standard Cadence EDA tool using 45nm technology. These are employed for sensing the data from the SRAM banks comprising 8T SRAM cells. Findings: The simulation results show that the power consumption during sensing operation is reduced as compared to traditional sense amplifier due to the advantage of single ended bit line sensing. Conclusion: The investigation and comparison among the three single ended sensing schemes reveals that the switching pMOS sense amplifier exhibits better performance with considerable amount of reduction in sensing power.","PeriodicalId":413865,"journal":{"name":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICNETS2.2017.8067964","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Background/Objective: The memory system occupy a significantly larger area of the SoCs (System on Chip) and it also contributes heavily to the increasing power consumption. The major part of the power consumption is due to the peripheral circuits of the memory systems, with the sense amplifier playing a dominant role, while the memory is accessed for the reading operation. This paper presents a modification of the conventional 6T SRAM cell into the 8T SRAM (Static Random Access Memory) cell memory architecture, focusing on enhancing the writing and reading stability of the memory cell with an additional advantage of providing a separate path for reading the data. Statistical Analysis/Method: To enhance the sensing performance, various sensing schemes such as the domino sensing scheme, AC Coupled sensing scheme and Switching pMOS sense amplifier have been employed. The above mentioned sensing schemes use single bit line for sensing the data. These single ended sensing schemes are implemented and simulated on industry standard Cadence EDA tool using 45nm technology. These are employed for sensing the data from the SRAM banks comprising 8T SRAM cells. Findings: The simulation results show that the power consumption during sensing operation is reduced as compared to traditional sense amplifier due to the advantage of single ended bit line sensing. Conclusion: The investigation and comparison among the three single ended sensing schemes reveals that the switching pMOS sense amplifier exhibits better performance with considerable amount of reduction in sensing power.
单端SRAM感测放大器的感测方案
背景/目的:存储系统在soc(片上系统)中占据了很大的面积,它也对不断增加的功耗做出了很大的贡献。功耗的主要部分是由于存储系统的外围电路,其中感测放大器起主导作用,而存储器则用于读取操作。本文提出了一种将传统的6T SRAM单元修改为8T SRAM(静态随机存取存储器)单元存储结构,着重于提高存储单元的写入和读取稳定性,并提供单独的数据读取路径。统计分析/方法:为了提高传感性能,采用了各种传感方案,如多米诺骨牌传感方案、交流耦合传感方案和开关pMOS传感放大器。上述传感方案均采用单位线对数据进行传感。这些单端传感方案采用45纳米技术在行业标准Cadence EDA工具上实现和仿真。这些用于从包含8T SRAM单元的SRAM组感应数据。结果:仿真结果表明,由于单端位线传感的优势,与传统的传感放大器相比,传感过程中的功耗降低。结论:通过对三种单端传感方案的研究和比较,开关式pMOS传感放大器在传感功率大幅降低的情况下表现出更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信