Highly efficient 24-GHz CMOS linear power amplifier with an adaptive bias circuit

Hyunji Koo, Bonhoon Koo, Songcheol Hong
{"title":"Highly efficient 24-GHz CMOS linear power amplifier with an adaptive bias circuit","authors":"Hyunji Koo, Bonhoon Koo, Songcheol Hong","doi":"10.1109/APMC.2012.6421480","DOIUrl":null,"url":null,"abstract":"A 24 GHz Power amplifier (PA) with high efficiency designed in the 0.13-μm CMOS process is presented. The proposed adaptive-bias circuit is used to improve the efficiency. The quiescent power consumption is 79.2 mW, which is improved by 53.8mW, compared to that of the optimized fixed-biased (0.6V) PA. Power added efficiency (PAE) and output power (POUT) at a 1-dB-gain-compression-power (P1dB) is 15.6 % and 13.3 dBm, respectively. This result is improved as much as 4% and 1.2dB, compare to that of PA with fixed-bias of 0.6V.","PeriodicalId":359125,"journal":{"name":"2012 Asia Pacific Microwave Conference Proceedings","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Asia Pacific Microwave Conference Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APMC.2012.6421480","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

A 24 GHz Power amplifier (PA) with high efficiency designed in the 0.13-μm CMOS process is presented. The proposed adaptive-bias circuit is used to improve the efficiency. The quiescent power consumption is 79.2 mW, which is improved by 53.8mW, compared to that of the optimized fixed-biased (0.6V) PA. Power added efficiency (PAE) and output power (POUT) at a 1-dB-gain-compression-power (P1dB) is 15.6 % and 13.3 dBm, respectively. This result is improved as much as 4% and 1.2dB, compare to that of PA with fixed-bias of 0.6V.
具有自适应偏置电路的高效24ghz CMOS线性功率放大器
提出了一种采用0.13 μm CMOS工艺设计的高效率24ghz功率放大器。采用自适应偏置电路提高了效率。静态功耗为79.2 mW,与优化后的固定偏置(0.6V) PA相比,提高了53.8mW。功率附加效率(PAE)和输出功率(POUT)在1db增益压缩功率(P1dB)分别为15.6%和13.3 dBm。与固定偏置为0.6V的PA相比,该结果提高了4%,提高了1.2dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信