{"title":"Optimum design of device/circuit cooperative schemes for ultra-low power applications","authors":"T. Hiramoto","doi":"10.1109/ICCDCS.2002.1004066","DOIUrl":null,"url":null,"abstract":"The miniaturization of MOS transistors has been the only guideline for device design for high performance VLSIs. Approaching to the fundamental scaling limit, various critical issues have arisen in sub-100 nm CMOS devices such as the increase in power dissipation and device degradation due to short channel effects. In order to solve these problems and go into the deep sub-100 nm regime, new device design guidelines should be developed. In this paper, cooperation between device and circuit is proposed for ultra-low power applications. The optimum design in low power circuit schemes is discussed from the device point of view, especially for the suppression of stand-by power.","PeriodicalId":416680,"journal":{"name":"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)","volume":"20 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCDCS.2002.1004066","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The miniaturization of MOS transistors has been the only guideline for device design for high performance VLSIs. Approaching to the fundamental scaling limit, various critical issues have arisen in sub-100 nm CMOS devices such as the increase in power dissipation and device degradation due to short channel effects. In order to solve these problems and go into the deep sub-100 nm regime, new device design guidelines should be developed. In this paper, cooperation between device and circuit is proposed for ultra-low power applications. The optimum design in low power circuit schemes is discussed from the device point of view, especially for the suppression of stand-by power.