{"title":"Design of Combinational Logic Circuits using Simulated Annealing","authors":"Pavitra Y J, Jamuna S, M. J, Arun E","doi":"10.1109/ICONAT53423.2022.9725890","DOIUrl":null,"url":null,"abstract":"Conventional methods to design combinational logic circuits (CLCs) is time consuming and needs expert knowledge. Evolutionary computing techniques have proved to be a competitive field for the evolution of CLCs. Simulated annealing is a metaheuristic which helps in finding a global optimum for a given function. The proposed work aims to design CLCs using simulated annealing (SA). Various circuits proposed in the literature are realized and experiments reveal that a maximum of 33.33% of resources are saved and 2.0x speed enhancement is achieved over the circuits reported in literature. The proposed work acquires the design requirements from the designer/user to yield scripts for FPGA implementation.","PeriodicalId":377501,"journal":{"name":"2022 International Conference for Advancement in Technology (ICONAT)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-01-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference for Advancement in Technology (ICONAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICONAT53423.2022.9725890","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Conventional methods to design combinational logic circuits (CLCs) is time consuming and needs expert knowledge. Evolutionary computing techniques have proved to be a competitive field for the evolution of CLCs. Simulated annealing is a metaheuristic which helps in finding a global optimum for a given function. The proposed work aims to design CLCs using simulated annealing (SA). Various circuits proposed in the literature are realized and experiments reveal that a maximum of 33.33% of resources are saved and 2.0x speed enhancement is achieved over the circuits reported in literature. The proposed work acquires the design requirements from the designer/user to yield scripts for FPGA implementation.