Design of Combinational Logic Circuits using Simulated Annealing

Pavitra Y J, Jamuna S, M. J, Arun E
{"title":"Design of Combinational Logic Circuits using Simulated Annealing","authors":"Pavitra Y J, Jamuna S, M. J, Arun E","doi":"10.1109/ICONAT53423.2022.9725890","DOIUrl":null,"url":null,"abstract":"Conventional methods to design combinational logic circuits (CLCs) is time consuming and needs expert knowledge. Evolutionary computing techniques have proved to be a competitive field for the evolution of CLCs. Simulated annealing is a metaheuristic which helps in finding a global optimum for a given function. The proposed work aims to design CLCs using simulated annealing (SA). Various circuits proposed in the literature are realized and experiments reveal that a maximum of 33.33% of resources are saved and 2.0x speed enhancement is achieved over the circuits reported in literature. The proposed work acquires the design requirements from the designer/user to yield scripts for FPGA implementation.","PeriodicalId":377501,"journal":{"name":"2022 International Conference for Advancement in Technology (ICONAT)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-01-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference for Advancement in Technology (ICONAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICONAT53423.2022.9725890","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Conventional methods to design combinational logic circuits (CLCs) is time consuming and needs expert knowledge. Evolutionary computing techniques have proved to be a competitive field for the evolution of CLCs. Simulated annealing is a metaheuristic which helps in finding a global optimum for a given function. The proposed work aims to design CLCs using simulated annealing (SA). Various circuits proposed in the literature are realized and experiments reveal that a maximum of 33.33% of resources are saved and 2.0x speed enhancement is achieved over the circuits reported in literature. The proposed work acquires the design requirements from the designer/user to yield scripts for FPGA implementation.
组合逻辑电路的模拟退火设计
传统的组合逻辑电路设计方法既耗时又需要专业知识。进化计算技术已被证明是CLCs进化的竞争领域。模拟退火是一种元启发式算法,它有助于找到给定函数的全局最优解。提出的工作旨在使用模拟退火(SA)设计CLCs。实现了文献中提出的各种电路,实验表明,与文献中报道的电路相比,最多节省了33.33%的资源,速度提高了2.0倍。提出的工作从设计人员/用户那里获得设计需求,以生成FPGA实现的脚本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信