A high speed low power pulse swallow frequency divider for DRM/DAB frequency synthesizer

X. Lei, Zhigong Wang, Keping Wang, Xiaoxia Wang
{"title":"A high speed low power pulse swallow frequency divider for DRM/DAB frequency synthesizer","authors":"X. Lei, Zhigong Wang, Keping Wang, Xiaoxia Wang","doi":"10.1109/WCSP.2009.5371501","DOIUrl":null,"url":null,"abstract":"The implementation of a high-speed low-power pulse swallow frequency divider for a DRM/DAB frequency synthesizer, using a 0.18-μm CMOS technology, is described. The frequency divider employs a divide-by-32/33 dual-modulus prescaler, a five bits swallow counter, an 11 bits programmable counter, and a control circuit necessary for the time sequence and operation of the division. In the pulse swallow frequency divider, the divide-by-32/33 dual-modulus prescaler consists of a divider-by-4/5 and an asynchronous divider-by-8 frequency divider, the swallow counter and the programmable counter consist of static-logic fall edge-triggered DFFs. The structure is designed to reduce the power consumption. Post-simulated results show that the programmable divider's operation frequency is from 0.5 GHz to 3.5 GHz with a maximum power consumption of 3.01 mW at 1.8V power supply. The dimension of pulse swallow frequency divider is 270 μm×110 μm.","PeriodicalId":244652,"journal":{"name":"2009 International Conference on Wireless Communications & Signal Processing","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Wireless Communications & Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WCSP.2009.5371501","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

The implementation of a high-speed low-power pulse swallow frequency divider for a DRM/DAB frequency synthesizer, using a 0.18-μm CMOS technology, is described. The frequency divider employs a divide-by-32/33 dual-modulus prescaler, a five bits swallow counter, an 11 bits programmable counter, and a control circuit necessary for the time sequence and operation of the division. In the pulse swallow frequency divider, the divide-by-32/33 dual-modulus prescaler consists of a divider-by-4/5 and an asynchronous divider-by-8 frequency divider, the swallow counter and the programmable counter consist of static-logic fall edge-triggered DFFs. The structure is designed to reduce the power consumption. Post-simulated results show that the programmable divider's operation frequency is from 0.5 GHz to 3.5 GHz with a maximum power consumption of 3.01 mW at 1.8V power supply. The dimension of pulse swallow frequency divider is 270 μm×110 μm.
用于DRM/DAB频率合成器的高速低功率脉冲吞频分频器
介绍了一种用于DRM/DAB频率合成器的高速低功耗脉冲吞频分频器,该分频器采用0.18 μm CMOS技术。分频器采用一个除32/33的双模预分频器、一个5位吞下计数器、一个11位可编程计数器和一个时间序列和除法操作所必需的控制电路。在脉冲吞下分频器中,除32/33双模预分频器由一个除4/5分频器和一个异步除8分频器组成,吞下计数器和可编程计数器由静态逻辑降边触发dff组成。该结构旨在降低功耗。后仿真结果表明,该可编程分频器工作频率在0.5 GHz ~ 3.5 GHz之间,在1.8V电源下最大功耗为3.01 mW。脉冲吞频分频器尺寸为270 μm×110 μm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信