Area and Memory Efficient Architectures for 3D Blu-ray-compliant Multimedia Processors

Chi-Cheng Ju, Tsu-Ming Liu, Y. Chu, Chuang-Chi Chiou, Bin-Jung Tsai, T. Hsiao, Ginny Chen, Pin-Huan Hsu, Chih-Ming Wang, Chun-Chia Chen, Hue-Min Lin, Chia-Yun Cheng, Min-Hao Chiu, Sheng-Jen Wang, Jiun-Yuan Wu, Yuan-Chun Lin, Yung-Chang Chang, Chung-Hung Tsai
{"title":"Area and Memory Efficient Architectures for 3D Blu-ray-compliant Multimedia Processors","authors":"Chi-Cheng Ju, Tsu-Ming Liu, Y. Chu, Chuang-Chi Chiou, Bin-Jung Tsai, T. Hsiao, Ginny Chen, Pin-Huan Hsu, Chih-Ming Wang, Chun-Chia Chen, Hue-Min Lin, Chia-Yun Cheng, Min-Hao Chiu, Sheng-Jen Wang, Jiun-Yuan Wu, Yuan-Chun Lin, Yung-Chang Chang, Chung-Hung Tsai","doi":"10.1109/ICME.2012.81","DOIUrl":null,"url":null,"abstract":"A 3D Blu-ray-compliant multimedia processor integrating video decoder, display and graphic engines is presented. To cope with the bandwidth/cost-starved Blu-ray system, this design exploits the time-sharing techniques, leading to 31.3% and 29.1% of area reduction in display and decoder parts. Moreover, a graphic and on-screen-display hardwired handshake effectively reduces the DRAM space by 40%. A smart graphic command removal eliminates the redundant memory accesses by 14%. For 3D Blu-ray playback requirements, stereo full-HD video decoding, 24Hz display, and stereoscopic graphic UI are realized under the frequency of 333MHz, 148MHz, and 333MHz, respectively. This test chip is fabricated in 40nm CMOS process with core area of 3.92mm2 and power dissipation of 124.1mW.","PeriodicalId":273567,"journal":{"name":"2012 IEEE International Conference on Multimedia and Expo","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Conference on Multimedia and Expo","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICME.2012.81","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A 3D Blu-ray-compliant multimedia processor integrating video decoder, display and graphic engines is presented. To cope with the bandwidth/cost-starved Blu-ray system, this design exploits the time-sharing techniques, leading to 31.3% and 29.1% of area reduction in display and decoder parts. Moreover, a graphic and on-screen-display hardwired handshake effectively reduces the DRAM space by 40%. A smart graphic command removal eliminates the redundant memory accesses by 14%. For 3D Blu-ray playback requirements, stereo full-HD video decoding, 24Hz display, and stereoscopic graphic UI are realized under the frequency of 333MHz, 148MHz, and 333MHz, respectively. This test chip is fabricated in 40nm CMOS process with core area of 3.92mm2 and power dissipation of 124.1mW.
适用于3D蓝光多媒体处理器的区域和内存高效架构
提出了一种集视频解码器、显示引擎和图形引擎于一体的3D蓝光多媒体处理器。为了应对带宽/成本匮乏的蓝光系统,该设计利用分时技术,导致显示和解码器部件的面积分别减少31.3%和29.1%。此外,图形和屏幕显示硬连线握手有效地减少了40%的DRAM空间。智能图形命令删除消除了14%的冗余内存访问。针对3D蓝光播放需求,分别在333MHz、148MHz、333MHz频率下实现立体声全高清视频解码、24Hz显示、立体图形UI。该测试芯片采用40nm CMOS工艺,核心面积为3.92mm2,功耗为124.1mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信