A Display Processor Conforming To All ATV Formats With 188-tap FIR Filters And 284 Kb FIFO Memories

Matsuo, Hosotani, Yazawa, Sugawa, Hayashi, Shinohara, Takashima, Okada, Sumi
{"title":"A Display Processor Conforming To All ATV Formats With 188-tap FIR Filters And 284 Kb FIFO Memories","authors":"Matsuo, Hosotani, Yazawa, Sugawa, Hayashi, Shinohara, Takashima, Okada, Sumi","doi":"10.1109/30.628728","DOIUrl":null,"url":null,"abstract":"To achieve a single chip solution for a display processor conforming to all DTV formats, various hardwired approaches such as the write end toggle signal (WETS) based design technique and dynamic voltage sensing FIFO architecture have been developed. As a result, all functions including macroblock-to-raster conversion, frame/filed rate conversion, scan format conversion, and ordinary picture making functions such as color interpolation, enhancement, inverse matrix, on screen display, and D/A conversion have been successfully integrated into a single chip. The display processor has a total memory capacity of 284 Kb and filters with a total of 188 taps in an area of 14.9 mm/spl times/14.9 mm. It was fabricated in 0.5 um CMOS technology with 2-metal.","PeriodicalId":127085,"journal":{"name":"1997 International Conference on Consumer Electronics","volume":"281 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1997 International Conference on Consumer Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/30.628728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

To achieve a single chip solution for a display processor conforming to all DTV formats, various hardwired approaches such as the write end toggle signal (WETS) based design technique and dynamic voltage sensing FIFO architecture have been developed. As a result, all functions including macroblock-to-raster conversion, frame/filed rate conversion, scan format conversion, and ordinary picture making functions such as color interpolation, enhancement, inverse matrix, on screen display, and D/A conversion have been successfully integrated into a single chip. The display processor has a total memory capacity of 284 Kb and filters with a total of 188 taps in an area of 14.9 mm/spl times/14.9 mm. It was fabricated in 0.5 um CMOS technology with 2-metal.
一种符合所有ATV格式的显示处理器,具有188 tap FIR滤波器和284 Kb FIFO存储器
为了实现符合所有数字电视格式的显示处理器的单芯片解决方案,已经开发了各种硬连接方法,例如基于写端切换信号(WETS)的设计技术和动态电压传感FIFO架构。因此,包括宏块到栅格转换、帧/场速率转换、扫描格式转换在内的所有功能,以及颜色插值、增强、逆矩阵、屏幕显示、D/ a转换等普通图像制作功能,都成功地集成在一个芯片上。显示处理器的总存储容量为284 Kb,滤波器在14.9 mm/ sp1倍/14.9 mm的面积上共有188个抽头。它是用2-金属的0.5 um CMOS技术制造的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信