Review and Analysis on Network on Chip

G. V. V. Rao, A. Kavitha, P. Arthy
{"title":"Review and Analysis on Network on Chip","authors":"G. V. V. Rao, A. Kavitha, P. Arthy","doi":"10.1109/ICCPC55978.2022.10072109","DOIUrl":null,"url":null,"abstract":"Moore's law has been extended with the introduction of multiprocessor architectures and platforms. To boost design productivity and system performance, they leverage concurrency and synchronisation in both software and hardware. Furthermore, these systems must be highly scalable, reusable, and repeatable. They'll also have to be low-cost and low-energy. It is expected that deep sub-micron technology, defined by gate lengths of 60–90 nm, will be plagued by wire delays, signal integrity issues, and unsynchronized communications as billion transistors age. The important developments in NOC research are discussed, as well as aspects that demand more exploration. The most widely used and researched topology is a packet-switched 2-D mesh. It's also a bit of an average NoC right now. There are lots of positive outcomes and intriguing proposals. However, there were significant discrepancies in implementation results, ambiguous documentation, and a lack of comparability.","PeriodicalId":367848,"journal":{"name":"2022 International Conference on Computer, Power and Communications (ICCPC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Computer, Power and Communications (ICCPC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCPC55978.2022.10072109","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Moore's law has been extended with the introduction of multiprocessor architectures and platforms. To boost design productivity and system performance, they leverage concurrency and synchronisation in both software and hardware. Furthermore, these systems must be highly scalable, reusable, and repeatable. They'll also have to be low-cost and low-energy. It is expected that deep sub-micron technology, defined by gate lengths of 60–90 nm, will be plagued by wire delays, signal integrity issues, and unsynchronized communications as billion transistors age. The important developments in NOC research are discussed, as well as aspects that demand more exploration. The most widely used and researched topology is a packet-switched 2-D mesh. It's also a bit of an average NoC right now. There are lots of positive outcomes and intriguing proposals. However, there were significant discrepancies in implementation results, ambiguous documentation, and a lack of comparability.
片上网络技术综述与分析
随着多处理器架构和平台的引入,摩尔定律得到了扩展。为了提高设计效率和系统性能,他们利用了软件和硬件中的并发性和同步性。此外,这些系统必须具有高度可扩展性、可重用性和可重复性。它们还必须是低成本和低能耗的。随着十亿晶体管的老化,深亚微米技术(由60 - 90nm的栅极长度定义)将受到电线延迟、信号完整性问题和不同步通信的困扰。讨论了NOC研究的重要进展,以及需要进一步探索的方面。最广泛使用和研究的拓扑是分组交换的二维网格。它现在也是一个普通的NoC。有很多积极的结果和有趣的提议。然而,在实施结果上存在显著差异,文档不明确,缺乏可比性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信