{"title":"Review and Analysis on Network on Chip","authors":"G. V. V. Rao, A. Kavitha, P. Arthy","doi":"10.1109/ICCPC55978.2022.10072109","DOIUrl":null,"url":null,"abstract":"Moore's law has been extended with the introduction of multiprocessor architectures and platforms. To boost design productivity and system performance, they leverage concurrency and synchronisation in both software and hardware. Furthermore, these systems must be highly scalable, reusable, and repeatable. They'll also have to be low-cost and low-energy. It is expected that deep sub-micron technology, defined by gate lengths of 60–90 nm, will be plagued by wire delays, signal integrity issues, and unsynchronized communications as billion transistors age. The important developments in NOC research are discussed, as well as aspects that demand more exploration. The most widely used and researched topology is a packet-switched 2-D mesh. It's also a bit of an average NoC right now. There are lots of positive outcomes and intriguing proposals. However, there were significant discrepancies in implementation results, ambiguous documentation, and a lack of comparability.","PeriodicalId":367848,"journal":{"name":"2022 International Conference on Computer, Power and Communications (ICCPC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Computer, Power and Communications (ICCPC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCPC55978.2022.10072109","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Moore's law has been extended with the introduction of multiprocessor architectures and platforms. To boost design productivity and system performance, they leverage concurrency and synchronisation in both software and hardware. Furthermore, these systems must be highly scalable, reusable, and repeatable. They'll also have to be low-cost and low-energy. It is expected that deep sub-micron technology, defined by gate lengths of 60–90 nm, will be plagued by wire delays, signal integrity issues, and unsynchronized communications as billion transistors age. The important developments in NOC research are discussed, as well as aspects that demand more exploration. The most widely used and researched topology is a packet-switched 2-D mesh. It's also a bit of an average NoC right now. There are lots of positive outcomes and intriguing proposals. However, there were significant discrepancies in implementation results, ambiguous documentation, and a lack of comparability.