DC blocking via structure optimization and measurement correlation for SerDes channels

Jianmin Zhang, Q. Chen, J. Fan, J. Drewniak, Antonio Orland, B. Archambeault
{"title":"DC blocking via structure optimization and measurement correlation for SerDes channels","authors":"Jianmin Zhang, Q. Chen, J. Fan, J. Drewniak, Antonio Orland, B. Archambeault","doi":"10.1109/ISEMC.2010.5711337","DOIUrl":null,"url":null,"abstract":"SerDes (Serializer/DeSerializer) is widely used in gigabit Ethernet systems, fiber-optic communication systems, and storage applications for high-speed data transmission between different ASICs (application-specific integrated circuit) with the significant advantage of saving package pin numbers. The channel connecting the Serializer/DeSerializer in two different ASICs on a PCB (Printed Circuit Board) is the SerDes channel defined in the paper. Since DC biases in different ASICs are usually different for their Serializer/DeSerializer circuits, DC blocking capacitors are then necessary to block the DC path for signal transmission through the SerDes channel. It is known that the trace impedance on a PCB can be well controlled in manufacturing while it is difficult for a DC blocking via structure. Therefore, the blocking via structure is the main discontinuity contributor of the SerDes channel. In this paper, two different DC blocking via structures are studied. The performances of the two structures are compared and correlated up to 20 GHz with full-wave modelling and measurements. This study reveals the advantages/disadvantages of the two via blocking structures. A via optimization tool, which is based on the cavity resonance algorithm to speed up the optimization, is used to obtain the optimized parameters for the two blocking via structures, and the following full-wave simulations give further performance explorations of the two via structures.","PeriodicalId":201448,"journal":{"name":"2010 IEEE International Symposium on Electromagnetic Compatibility","volume":"34 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Symposium on Electromagnetic Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEMC.2010.5711337","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

SerDes (Serializer/DeSerializer) is widely used in gigabit Ethernet systems, fiber-optic communication systems, and storage applications for high-speed data transmission between different ASICs (application-specific integrated circuit) with the significant advantage of saving package pin numbers. The channel connecting the Serializer/DeSerializer in two different ASICs on a PCB (Printed Circuit Board) is the SerDes channel defined in the paper. Since DC biases in different ASICs are usually different for their Serializer/DeSerializer circuits, DC blocking capacitors are then necessary to block the DC path for signal transmission through the SerDes channel. It is known that the trace impedance on a PCB can be well controlled in manufacturing while it is difficult for a DC blocking via structure. Therefore, the blocking via structure is the main discontinuity contributor of the SerDes channel. In this paper, two different DC blocking via structures are studied. The performances of the two structures are compared and correlated up to 20 GHz with full-wave modelling and measurements. This study reveals the advantages/disadvantages of the two via blocking structures. A via optimization tool, which is based on the cavity resonance algorithm to speed up the optimization, is used to obtain the optimized parameters for the two blocking via structures, and the following full-wave simulations give further performance explorations of the two via structures.
基于结构优化和测量相关性的SerDes通道直流阻塞
SerDes (Serializer/DeSerializer)广泛应用于千兆以太网系统、光纤通信系统和存储应用中,用于不同asic(专用集成电路)之间的高速数据传输,具有节省封装引脚编号的显著优势。在PCB(印刷电路板)上的两个不同asic中连接序列化器/反序列化器的通道是本文中定义的SerDes通道。由于不同asic的串行/反串行电路中的直流偏置通常是不同的,因此需要直流阻塞电容器来阻塞通过SerDes通道的信号传输的直流路径。众所周知,PCB上的走线阻抗在制造中可以很好地控制,而直流阻塞通孔结构则很难控制。因此,阻塞通孔结构是SerDes通道的主要不连续因素。本文研究了两种不同的直流通孔结构。通过全波建模和测量,比较了两种结构在20ghz范围内的性能。本研究揭示了两种通孔结构的优缺点。利用基于腔谐振算法加快优化速度的通孔优化工具,对两种阻塞通孔结构进行了优化参数的获取,并进行了全波仿真,进一步探索了两种通孔结构的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信