Cascaded seven level inverter with reduced number of switches using level shifting PWM technique

S. Lakshmi, Noby George, U. S., Kothari D
{"title":"Cascaded seven level inverter with reduced number of switches using level shifting PWM technique","authors":"S. Lakshmi, Noby George, U. S., Kothari D","doi":"10.1109/ICPEC.2013.6527742","DOIUrl":null,"url":null,"abstract":"A multilevel inverter is a power electronic device that is used for high voltage and high power applications and has many advantages like, low switching stress, low total harmonic distortion (THD). Hence, the size and bulkiness of passive filters can be reduced. This paper proposes two new topologies of a 7-level cascaded multilevel inverter with reduced number of switches than that of conventional type which has 12 switches. The topologies consist of circuits with 9 switches and 7 switches for the same 7-level output. Therefore with less number of switches, there will be a reduction in gate drive circuitry and also very few switches will be conducting for specific intervals of time. The SPWM technique is implemented using multicarrier wave signals. Level Shifted triangular waves are used in comparison with sinusoidal reference to generate Sine PWM switching sequence. The number of level shifted triangular waves depends on the number of levels in the output. i.e. for n levels, n-1 number of carrier waves. This paper uses 1 KHz SPWM pulses with a modulation index of 0.8. The circuits are simulated using SPWM technique and the effect of the harmonic spectrum is analyzed. A comparison is made for the topologies with 9 switches and 7 switches and an effective reduction in THD has been observed for the circuits with less number of switches. The THD for 9 switches is 14% and the THD for 7 switches is 12.5%. The circuits are modeled and simulated with the help of MATLAB/SIMULINK.","PeriodicalId":176900,"journal":{"name":"2013 International Conference on Power, Energy and Control (ICPEC)","volume":"90 12","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"64","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Power, Energy and Control (ICPEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPEC.2013.6527742","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 64

Abstract

A multilevel inverter is a power electronic device that is used for high voltage and high power applications and has many advantages like, low switching stress, low total harmonic distortion (THD). Hence, the size and bulkiness of passive filters can be reduced. This paper proposes two new topologies of a 7-level cascaded multilevel inverter with reduced number of switches than that of conventional type which has 12 switches. The topologies consist of circuits with 9 switches and 7 switches for the same 7-level output. Therefore with less number of switches, there will be a reduction in gate drive circuitry and also very few switches will be conducting for specific intervals of time. The SPWM technique is implemented using multicarrier wave signals. Level Shifted triangular waves are used in comparison with sinusoidal reference to generate Sine PWM switching sequence. The number of level shifted triangular waves depends on the number of levels in the output. i.e. for n levels, n-1 number of carrier waves. This paper uses 1 KHz SPWM pulses with a modulation index of 0.8. The circuits are simulated using SPWM technique and the effect of the harmonic spectrum is analyzed. A comparison is made for the topologies with 9 switches and 7 switches and an effective reduction in THD has been observed for the circuits with less number of switches. The THD for 9 switches is 14% and the THD for 7 switches is 12.5%. The circuits are modeled and simulated with the help of MATLAB/SIMULINK.
级联七电平逆变器与减少开关数量使用电平移位PWM技术
多电平逆变器是一种用于高电压、高功率应用的电力电子器件,具有开关应力小、总谐波失真(THD)小等优点。因此,可以减小无源滤波器的尺寸和体积。本文提出了两种新的7电平级联多电平逆变器拓扑结构,其开关数量比传统的12个开关数量少。拓扑结构由具有9个开关和7个开关的电路组成,用于相同的7级输出。因此,随着开关数量的减少,栅极驱动电路将会减少,并且很少有开关将在特定的时间间隔内导电。SPWM技术是利用多载波信号实现的。利用移电平三角波与正弦基准波进行对比,生成正弦PWM开关序列。电平移位三角波的数目取决于输出中的电平数目。即对于n个电平,n-1个载波数。本文采用调制指数为0.8的1khz SPWM脉冲。利用SPWM技术对电路进行了仿真,分析了谐波谱的影响。对具有9个开关和7个开关的拓扑结构进行了比较,并且观察到具有较少开关数量的电路有效降低了THD。9台交换机的THD为14%,7台交换机的THD为12.5%。利用MATLAB/SIMULINK对电路进行了建模和仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信