Energy Efficient Dual Mode DCVSL (DM-DCVSL) design

Neetika Yadav, N. Pandey, Deva Nand
{"title":"Energy Efficient Dual Mode DCVSL (DM-DCVSL) design","authors":"Neetika Yadav, N. Pandey, Deva Nand","doi":"10.1109/ICEEICT56924.2023.10157481","DOIUrl":null,"url":null,"abstract":"In this work, a modification to existing static DCVSL design is proposed and is referred to as Dual Mode DCVSL(DM-DCVSL) design. The proposed design allows both static and dynamic mode in a single DCVSL structure by including additional transistors. The functionality of the 2-input AND/NAND and XOR/XNOR gates is examined through BSIM4 simulations at PTM 90nm technology node using Symica DE tool. Power, delay and Power Delay Product(PDP) are used as performance metrics to compare the proposed DM-DCVSL approach in static and dynamic mode with the existing static DCVSL and dynamic DCVSL designs respectively. The percentage saving in PDP varies from 20.61%-97.44% for DM-DCVSL designs. The performance of 2-input AND/NAND and XOR/XNOR gates is studied at different process corners. A maximum PDP reduction of 97.7% and 97.48% is achieved using proposed approach considering all process corners in static and dynamic mode respectively.","PeriodicalId":345324,"journal":{"name":"2023 Second International Conference on Electrical, Electronics, Information and Communication Technologies (ICEEICT)","volume":"29 5","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 Second International Conference on Electrical, Electronics, Information and Communication Technologies (ICEEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEICT56924.2023.10157481","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this work, a modification to existing static DCVSL design is proposed and is referred to as Dual Mode DCVSL(DM-DCVSL) design. The proposed design allows both static and dynamic mode in a single DCVSL structure by including additional transistors. The functionality of the 2-input AND/NAND and XOR/XNOR gates is examined through BSIM4 simulations at PTM 90nm technology node using Symica DE tool. Power, delay and Power Delay Product(PDP) are used as performance metrics to compare the proposed DM-DCVSL approach in static and dynamic mode with the existing static DCVSL and dynamic DCVSL designs respectively. The percentage saving in PDP varies from 20.61%-97.44% for DM-DCVSL designs. The performance of 2-input AND/NAND and XOR/XNOR gates is studied at different process corners. A maximum PDP reduction of 97.7% and 97.48% is achieved using proposed approach considering all process corners in static and dynamic mode respectively.
节能双模DCVSL (DM-DCVSL)设计
在这项工作中,提出了对现有静态DCVSL设计的修改,并将其称为双模式DCVSL(DM-DCVSL)设计。提出的设计允许静态和动态模式在一个单一的DCVSL结构,包括额外的晶体管。采用Symica DE工具在PTM 90nm技术节点上通过BSIM4仿真测试了2输入AND/NAND和XOR/XNOR门的功能。以功率、延迟和功率延迟积(PDP)作为性能指标,分别将本文提出的DM-DCVSL方法在静态和动态模式下与现有的静态DCVSL和动态DCVSL设计进行比较。DM-DCVSL设计的PDP节省百分比从20.61%到97.44%不等。研究了不同工艺角下的双输入AND/NAND和XOR/XNOR门的性能。在静态和动态模式下,采用该方法分别考虑了所有过程角,最大PDP降低了97.7%和97.48%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信