Arpita Dey, Mili Sarkar, Riddhi Roy, Tamonash Kanti Santra, G. S. Taki
{"title":"Design of Universal logic gates and Majority Gate Using One clock pulse based CMOS Capacitor Coupled Threshold Logic","authors":"Arpita Dey, Mili Sarkar, Riddhi Roy, Tamonash Kanti Santra, G. S. Taki","doi":"10.1109/IEMTRONICS51293.2020.9216413","DOIUrl":null,"url":null,"abstract":"In this era of rapid advancement in IC technology, multi-valued logic is playing a bigger role in incorporating multiple functions within single block. Threshold logic gate using Capacitor coupling logic is one of the most effective methods which has given fruitful results. This research paper presents one capacitor coupling logic (C3L) circuit with one clock pulse to implement the CMOS based threshold logic gates .All the simulations are carried out in TANNER software(T spice) using 250nm technology. Here NOR, NAND, AND, OR and majority gate have been designed using this CCLG(Capacitor Coupling Logic Gate) by changing the value of a reference voltage.","PeriodicalId":269697,"journal":{"name":"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)","volume":"151 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMTRONICS51293.2020.9216413","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this era of rapid advancement in IC technology, multi-valued logic is playing a bigger role in incorporating multiple functions within single block. Threshold logic gate using Capacitor coupling logic is one of the most effective methods which has given fruitful results. This research paper presents one capacitor coupling logic (C3L) circuit with one clock pulse to implement the CMOS based threshold logic gates .All the simulations are carried out in TANNER software(T spice) using 250nm technology. Here NOR, NAND, AND, OR and majority gate have been designed using this CCLG(Capacitor Coupling Logic Gate) by changing the value of a reference voltage.