Performance of hierarchical multiplexing in ATM switch design

M. Karol, K. Eng
{"title":"Performance of hierarchical multiplexing in ATM switch design","authors":"M. Karol, K. Eng","doi":"10.1109/ICC.1992.268250","DOIUrl":null,"url":null,"abstract":"The authors study the delay-throughput characteristics and the buffer requirements associated with hierarchical multiplexing for random and bursty traffic models. The interface data rates to the external lines can be and usually are different from the internal core fabric speed of an asynchronous transfer mode (ATM) switch. As signals are multiplexed inside the switch to higher speeds, the required dimension of the core fabric is reduced, leading to a reduction in physical size, easing of input/output constraints, simpler control, and improved hardware efficiency. The simulation results, for random and bursty traffic models, indicate that this hierarchical multiplexing technique has little impact on the delay-throughput performance. The results also show that a small degree of multiplexing dramatically increases the buffer requirements. However, further multiplexing reduces the amount of buffering down to more acceptable levels.<<ETX>>","PeriodicalId":170618,"journal":{"name":"[Conference Record] SUPERCOMM/ICC '92 Discovering a New World of Communications","volume":"358 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"28","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"[Conference Record] SUPERCOMM/ICC '92 Discovering a New World of Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICC.1992.268250","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 28

Abstract

The authors study the delay-throughput characteristics and the buffer requirements associated with hierarchical multiplexing for random and bursty traffic models. The interface data rates to the external lines can be and usually are different from the internal core fabric speed of an asynchronous transfer mode (ATM) switch. As signals are multiplexed inside the switch to higher speeds, the required dimension of the core fabric is reduced, leading to a reduction in physical size, easing of input/output constraints, simpler control, and improved hardware efficiency. The simulation results, for random and bursty traffic models, indicate that this hierarchical multiplexing technique has little impact on the delay-throughput performance. The results also show that a small degree of multiplexing dramatically increases the buffer requirements. However, further multiplexing reduces the amount of buffering down to more acceptable levels.<>
ATM交换机设计中的分层复用性能
作者研究了随机和突发流量模型中与分层复用相关的延迟-吞吐量特性和缓冲区需求。到外部线路的接口数据速率可以并且通常不同于异步传输模式(ATM)交换机的内部核心fabric速率。由于信号在交换机内部以更高的速度进行多路复用,因此减少了核心结构所需的尺寸,从而减小了物理尺寸,减轻了输入/输出限制,简化了控制,并提高了硬件效率。仿真结果表明,对于随机和突发的业务模型,分层复用技术对延迟吞吐量性能的影响很小。结果还表明,小程度的复用会显著增加缓冲需求。然而,进一步的多路复用将缓冲量降低到更可接受的水平。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信