Hardware implementation of quadtree based fractal image decoder

M. Panigrahy, I. Chakrabarti, A. Dhar
{"title":"Hardware implementation of quadtree based fractal image decoder","authors":"M. Panigrahy, I. Chakrabarti, A. Dhar","doi":"10.1109/NCC.2016.7561100","DOIUrl":null,"url":null,"abstract":"This paper presents a simple hardware architecture for quadtree(QT) partitioning based fractal image decoder. The decoding process in fractal based compression technique is an iterative process and utilizes the parameters extracted during encoding for converging to a fixed point, that approximates the original image. The adaptive sized partitioning scheme provides details of various regions at different resolutions. In the proposed architecture, the mean-subtracted range and domain blocks are compared and matched at the encoder for fast convergence at the decoder. Though the convergence depends on the encoded information and the image itself, a maximum of four iterations are sufficient to reconstruct the image. The architecture has been implemented on Xilinx Virtex-5 FPGA operating at 164.4MHz. The proposed design spends less than 3 ms to decode a image of size 256 × 256 with average image quality exceeding 33dB.","PeriodicalId":279637,"journal":{"name":"2016 Twenty Second National Conference on Communication (NCC)","volume":"71 16","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Twenty Second National Conference on Communication (NCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NCC.2016.7561100","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a simple hardware architecture for quadtree(QT) partitioning based fractal image decoder. The decoding process in fractal based compression technique is an iterative process and utilizes the parameters extracted during encoding for converging to a fixed point, that approximates the original image. The adaptive sized partitioning scheme provides details of various regions at different resolutions. In the proposed architecture, the mean-subtracted range and domain blocks are compared and matched at the encoder for fast convergence at the decoder. Though the convergence depends on the encoded information and the image itself, a maximum of four iterations are sufficient to reconstruct the image. The architecture has been implemented on Xilinx Virtex-5 FPGA operating at 164.4MHz. The proposed design spends less than 3 ms to decode a image of size 256 × 256 with average image quality exceeding 33dB.
基于四叉树的分形图像解码器的硬件实现
提出了一种基于四叉树(QT)划分的分形图像解码器的简单硬件结构。分形压缩技术的解码过程是一个迭代过程,利用编码过程中提取的参数收敛到一个近似原始图像的不动点。自适应大小分区方案提供了不同分辨率下不同区域的详细信息。在所提出的架构中,在编码器处比较和匹配均值减去的范围和域块,以便在解码器处快速收敛。虽然收敛取决于编码信息和图像本身,但最多四次迭代就足以重建图像。该架构已在工作频率为164.4MHz的Xilinx Virtex-5 FPGA上实现。所提出的设计在不到3 ms的时间内解码大小为256 × 256的图像,平均图像质量超过33dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信