A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits

V. Mukherjee, S. Mohanty, E. Kougianos
{"title":"A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits","authors":"V. Mukherjee, S. Mohanty, E. Kougianos","doi":"10.1109/ICCD.2005.5","DOIUrl":null,"url":null,"abstract":"With continued and aggressive scaling, using ultra-low thickness SiO/sub 2/ for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO/sub 2/ each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO/sub 2/, of multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.","PeriodicalId":379943,"journal":{"name":"2005 International Conference on Computer Design","volume":"37 20","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"24","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 International Conference on Computer Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCD.2005.5","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 24

Abstract

With continued and aggressive scaling, using ultra-low thickness SiO/sub 2/ for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO/sub 2/ each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO/sub 2/, of multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.
组合电路中性能敏感栅极隧穿减小的双介质方法
随着持续和积极的缩放,使用超低厚度SiO/sub 2/晶体管栅极,隧道电流已经成为CMOS电路中泄漏的主要组成部分。在本文中,我们提出了一种称为双厚度双介质(DKDT)的新方法,用于减少ON和OFF状态栅隧穿电流。我们声称,同时使用具有多种厚度的SiON和SiO/sub - 2/是减少栅极泄漏的更好方法,而不是使用具有多种厚度的单一栅极介质SiO/sub - 2/的传统方法。我们开发了一种相应的双介质和双厚度单元分配算法,该算法可以在不影响其性能的情况下最小化电路的总体隧道电流。我们使用45纳米技术在ISCAS'85基准上进行了大量实验,结果表明我们的方法可以将隧道电流降低98.7%(平均94.8%),而不会降低性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信