Improve the Dynamic Breakdown Voltage of SOI LDMOS Devices by Eliminating the Effect of Deep Depletion in Substrate

Yu Cai
{"title":"Improve the Dynamic Breakdown Voltage of SOI LDMOS Devices by Eliminating the Effect of Deep Depletion in Substrate","authors":"Yu Cai","doi":"10.1109/AEEES51875.2021.9403175","DOIUrl":null,"url":null,"abstract":"In order to improve the transient breakdown voltage (TrBV) characteristics of silicon-on-insulator (SOI) laterally-diffused metal-oxide semiconductor (LDMOS), a new device structure is proposes in the paper. A P+ layer is introduced under the buried oxide (BOX) layer of the device to suppress the deep depletion (DD) effect in the substrate. The simulation results show that when the P+ layer concentration is greater than 4×1016 cm-3, TrBV characteristics of the new device is similar to static breakdown voltage (StBV) characteristics without reducing the withstand voltage. Therefore, the design of the dynamic withstand voltage of the device is greatly simplified. When the device temperature is equal to 500 K, its lowest operating frequency can be lower than 50 Hz. This can fully meet the conventional applications of SOI LDMOS devices.","PeriodicalId":356667,"journal":{"name":"2021 3rd Asia Energy and Electrical Engineering Symposium (AEEES)","volume":"20 5","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-03-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 3rd Asia Energy and Electrical Engineering Symposium (AEEES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AEEES51875.2021.9403175","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In order to improve the transient breakdown voltage (TrBV) characteristics of silicon-on-insulator (SOI) laterally-diffused metal-oxide semiconductor (LDMOS), a new device structure is proposes in the paper. A P+ layer is introduced under the buried oxide (BOX) layer of the device to suppress the deep depletion (DD) effect in the substrate. The simulation results show that when the P+ layer concentration is greater than 4×1016 cm-3, TrBV characteristics of the new device is similar to static breakdown voltage (StBV) characteristics without reducing the withstand voltage. Therefore, the design of the dynamic withstand voltage of the device is greatly simplified. When the device temperature is equal to 500 K, its lowest operating frequency can be lower than 50 Hz. This can fully meet the conventional applications of SOI LDMOS devices.
消除衬底深损耗影响,提高SOI LDMOS器件的动态击穿电压
为了改善绝缘体上硅(SOI)横向扩散金属氧化物半导体(LDMOS)的瞬态击穿电压(TrBV)特性,提出了一种新的器件结构。在器件的埋藏氧化物(BOX)层下引入P+层以抑制衬底中的深耗尽(DD)效应。仿真结果表明,当P+层浓度大于4×1016 cm-3时,新器件的TrBV特性与静态击穿电压(StBV)特性相似,且不降低耐压。因此,大大简化了器件的动态耐压设计。当设备温度为500k时,其最低工作频率可低于50hz。这完全可以满足SOI LDMOS器件的常规应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信