未填充倒装芯片DCA中的热机械应力

C. Le Gall, J. Qu, D. McDowell
{"title":"未填充倒装芯片DCA中的热机械应力","authors":"C. Le Gall, J. Qu, D. McDowell","doi":"10.1109/ISAPM.1997.581275","DOIUrl":null,"url":null,"abstract":"Flip chip interconnection technology has recently been extended to direct chip attach (DCA) to organic printed wiring boards (PWBs). However, the coefficient of thermal expansion (CTE) of the PWB is almost an order of magnitude greater than that of the silicon die; under operating conditions, this mismatch subjects the solder joints to cyclic stresses, which may result in mechanical fatigue failure of the solder connections. Such CTE mismatch-induced stresses, manifested by the increasing die size and temperature excursions, have posted a great challenge to the thermomechanical reliability of flip-chip DCA packages. To prevent premature thermomechanical failure and ensure the reliability of a DCA package, the thermomechanical stresses caused by the CTE mismatch, which is the driving force to failure, must be understood. Furthermore, design and processing technologies must be developed to minimize such stresses. In this paper, a general methodology is developed to conduct stress analysis in flip-chip DCA with underfill encapsulation using the finite element method. In particular, two fundamental issues are addressed, namely, effects of die size on the stress fields and the optimization of thermomechanical properties of underfill materials. It is shown in this paper that the nature of stress fields in underfilled flip chips is fundamentally different from that in any other surface mount assemblies. The distance to neutral point (DNP) is no longer a dominant factor in determining the magnitude of the stresses in underfilled flip-chip packages. Consequently, as far as the stresses are concerned, the die size is not a limiting factor. The underfill optimization studies have demonstrated that both stress and strain fields should be considered in the analysis of a flip chip assembly. Some general guidelines have been provided for selecting optimal CTE and modulus values which minimize stress and strain fields in the solder and silicon chip.","PeriodicalId":248825,"journal":{"name":"Proceedings 3rd International Symposium on Advanced Packaging Materials Processes, Properties and Interfaces","volume":"120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-03-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Thermomechanical stresses in an underfilled flip chip DCA\",\"authors\":\"C. Le Gall, J. Qu, D. McDowell\",\"doi\":\"10.1109/ISAPM.1997.581275\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Flip chip interconnection technology has recently been extended to direct chip attach (DCA) to organic printed wiring boards (PWBs). However, the coefficient of thermal expansion (CTE) of the PWB is almost an order of magnitude greater than that of the silicon die; under operating conditions, this mismatch subjects the solder joints to cyclic stresses, which may result in mechanical fatigue failure of the solder connections. Such CTE mismatch-induced stresses, manifested by the increasing die size and temperature excursions, have posted a great challenge to the thermomechanical reliability of flip-chip DCA packages. To prevent premature thermomechanical failure and ensure the reliability of a DCA package, the thermomechanical stresses caused by the CTE mismatch, which is the driving force to failure, must be understood. Furthermore, design and processing technologies must be developed to minimize such stresses. In this paper, a general methodology is developed to conduct stress analysis in flip-chip DCA with underfill encapsulation using the finite element method. In particular, two fundamental issues are addressed, namely, effects of die size on the stress fields and the optimization of thermomechanical properties of underfill materials. It is shown in this paper that the nature of stress fields in underfilled flip chips is fundamentally different from that in any other surface mount assemblies. The distance to neutral point (DNP) is no longer a dominant factor in determining the magnitude of the stresses in underfilled flip-chip packages. Consequently, as far as the stresses are concerned, the die size is not a limiting factor. The underfill optimization studies have demonstrated that both stress and strain fields should be considered in the analysis of a flip chip assembly. Some general guidelines have been provided for selecting optimal CTE and modulus values which minimize stress and strain fields in the solder and silicon chip.\",\"PeriodicalId\":248825,\"journal\":{\"name\":\"Proceedings 3rd International Symposium on Advanced Packaging Materials Processes, Properties and Interfaces\",\"volume\":\"120 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-03-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 3rd International Symposium on Advanced Packaging Materials Processes, Properties and Interfaces\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISAPM.1997.581275\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 3rd International Symposium on Advanced Packaging Materials Processes, Properties and Interfaces","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISAPM.1997.581275","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

倒装芯片互连技术最近已扩展到直接芯片连接(DCA)到有机印刷线路板(PWBs)。然而,PWB的热膨胀系数(CTE)几乎比硅模大一个数量级;在工作条件下,这种不匹配使焊点承受循环应力,这可能导致焊点的机械疲劳失效。这种CTE不匹配引起的应力,表现为不断增加的芯片尺寸和温度漂移,对倒装DCA封装的热机械可靠性提出了很大的挑战。为了防止过早的热机械失效,确保DCA封装的可靠性,必须了解由CTE失配引起的热机械应力,这是导致失效的驱动力。此外,必须开发设计和加工技术以尽量减少这种应力。本文提出了一种用有限元法对带下填料封装的倒装DCA进行应力分析的通用方法。特别地,解决了两个基本问题,即模具尺寸对应力场的影响和下填料热力学性能的优化。本文表明,欠填充倒装芯片中应力场的性质与任何其他表面贴装组件中的应力场本质上是不同的。到中性点的距离(DNP)不再是决定欠填充倒装封装中应力大小的主要因素。因此,就应力而言,模具尺寸不是一个限制因素。下填区优化研究表明,在倒装芯片组件分析中应同时考虑应力场和应变场。提供了一些一般准则,以选择最佳的CTE和模量值,使焊料和硅片中的应力和应变场最小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Thermomechanical stresses in an underfilled flip chip DCA
Flip chip interconnection technology has recently been extended to direct chip attach (DCA) to organic printed wiring boards (PWBs). However, the coefficient of thermal expansion (CTE) of the PWB is almost an order of magnitude greater than that of the silicon die; under operating conditions, this mismatch subjects the solder joints to cyclic stresses, which may result in mechanical fatigue failure of the solder connections. Such CTE mismatch-induced stresses, manifested by the increasing die size and temperature excursions, have posted a great challenge to the thermomechanical reliability of flip-chip DCA packages. To prevent premature thermomechanical failure and ensure the reliability of a DCA package, the thermomechanical stresses caused by the CTE mismatch, which is the driving force to failure, must be understood. Furthermore, design and processing technologies must be developed to minimize such stresses. In this paper, a general methodology is developed to conduct stress analysis in flip-chip DCA with underfill encapsulation using the finite element method. In particular, two fundamental issues are addressed, namely, effects of die size on the stress fields and the optimization of thermomechanical properties of underfill materials. It is shown in this paper that the nature of stress fields in underfilled flip chips is fundamentally different from that in any other surface mount assemblies. The distance to neutral point (DNP) is no longer a dominant factor in determining the magnitude of the stresses in underfilled flip-chip packages. Consequently, as far as the stresses are concerned, the die size is not a limiting factor. The underfill optimization studies have demonstrated that both stress and strain fields should be considered in the analysis of a flip chip assembly. Some general guidelines have been provided for selecting optimal CTE and modulus values which minimize stress and strain fields in the solder and silicon chip.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信