有源井偏置CMOS的可扩展性和偏置策略

Shih-Fen Huang, C. Wann, Yu-Shyang Huang, Chih-Yung Lin, T. Schafbauer, Shui-Ming Cheng, Yao-Ching Cheng, D. Vietzke, M. Eller, Chuan Lin, Q. Ye, N. Rovedo, S. Biesemans, P. Nguyen, R. Dennard, Bomy Chen
{"title":"有源井偏置CMOS的可扩展性和偏置策略","authors":"Shih-Fen Huang, C. Wann, Yu-Shyang Huang, Chih-Yung Lin, T. Schafbauer, Shui-Ming Cheng, Yao-Ching Cheng, D. Vietzke, M. Eller, Chuan Lin, Q. Ye, N. Rovedo, S. Biesemans, P. Nguyen, R. Dennard, Bomy Chen","doi":"10.1109/VLSIT.2001.934972","DOIUrl":null,"url":null,"abstract":"We analyze the scalability of the two well bias strategies: reverse bias to reduce standby power, and forward bias to improve the speed or to reduce active power. We then present the device design space that includes well bias as an integral part of the design variables following the SIA Roadmap specifications. We show that proper well biases are needed for bulk CMOS just to continue to meet the SIA Roadmap requirements for performance and standby current. The scalabilities for forward bias and reverse bias are different. The advantage of reverse bias is diminishing with scaling due to low initial V/sub t/ values, short-channel effects, and band-to-band tunneling. The advantage of the forward body bias is preserved better with scaling due to high initial V/sub t/ values as well as smaller depletion width, and increases with V/sub t/ nonscaling. The forward bias approach is not effective in speed improvement for ultra-high performance applications with high V/sub dd/ overdrive and low V/sub t/ to start with, but is effective in active power reduction at a fixed speed target.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"32","resultStr":"{\"title\":\"Scalability and biasing strategy for CMOS with active well bias\",\"authors\":\"Shih-Fen Huang, C. Wann, Yu-Shyang Huang, Chih-Yung Lin, T. Schafbauer, Shui-Ming Cheng, Yao-Ching Cheng, D. Vietzke, M. Eller, Chuan Lin, Q. Ye, N. Rovedo, S. Biesemans, P. Nguyen, R. Dennard, Bomy Chen\",\"doi\":\"10.1109/VLSIT.2001.934972\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We analyze the scalability of the two well bias strategies: reverse bias to reduce standby power, and forward bias to improve the speed or to reduce active power. We then present the device design space that includes well bias as an integral part of the design variables following the SIA Roadmap specifications. We show that proper well biases are needed for bulk CMOS just to continue to meet the SIA Roadmap requirements for performance and standby current. The scalabilities for forward bias and reverse bias are different. The advantage of reverse bias is diminishing with scaling due to low initial V/sub t/ values, short-channel effects, and band-to-band tunneling. The advantage of the forward body bias is preserved better with scaling due to high initial V/sub t/ values as well as smaller depletion width, and increases with V/sub t/ nonscaling. The forward bias approach is not effective in speed improvement for ultra-high performance applications with high V/sub dd/ overdrive and low V/sub t/ to start with, but is effective in active power reduction at a fixed speed target.\",\"PeriodicalId\":232773,\"journal\":{\"name\":\"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-06-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"32\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2001.934972\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934972","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 32

摘要

我们分析了两种井偏置策略的可扩展性:反向偏置以减少备用功率,正向偏置以提高速度或降低有功功率。然后,我们根据SIA路线图规范,将包括井偏的设备设计空间作为设计变量的一个组成部分。我们表明,为了继续满足SIA路线图对性能和待机电流的要求,批量CMOS需要适当的井偏置。正向偏置和反向偏置的可扩展性是不同的。由于低初始V/sub /值、短通道效应和带对带隧道效应,反向偏置的优势随着缩放而减弱。由于初始V/sub - t/值较高,并且损耗宽度较小,因此在缩放时,前向体偏置的优势得以更好地保留,并且随着V/sub - t/非缩放而增加。正向偏置方法在高V/sub dd/超速和低V/sub t/开始的超高性能应用中无法有效提高速度,但在固定速度目标下有效降低有功功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Scalability and biasing strategy for CMOS with active well bias
We analyze the scalability of the two well bias strategies: reverse bias to reduce standby power, and forward bias to improve the speed or to reduce active power. We then present the device design space that includes well bias as an integral part of the design variables following the SIA Roadmap specifications. We show that proper well biases are needed for bulk CMOS just to continue to meet the SIA Roadmap requirements for performance and standby current. The scalabilities for forward bias and reverse bias are different. The advantage of reverse bias is diminishing with scaling due to low initial V/sub t/ values, short-channel effects, and band-to-band tunneling. The advantage of the forward body bias is preserved better with scaling due to high initial V/sub t/ values as well as smaller depletion width, and increases with V/sub t/ nonscaling. The forward bias approach is not effective in speed improvement for ultra-high performance applications with high V/sub dd/ overdrive and low V/sub t/ to start with, but is effective in active power reduction at a fixed speed target.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信