M. Bio, Harald Gietler, Josipa Plazonić, M. Ley, H. Zangl, W. Scherr
{"title":"利用SystemC AMS, C HLS和VHDL在65nm CMOS电容传感芯片上实现基于dds的I/Q参考信号生成","authors":"M. Bio, Harald Gietler, Josipa Plazonić, M. Ley, H. Zangl, W. Scherr","doi":"10.1109/austrochip53290.2021.9576848","DOIUrl":null,"url":null,"abstract":"Carrier frequency principles with synchronous de-modulation offer several advantages for use in capacitive sensors, in particular with respect to suppression of external disturbers, coexistence of sensors, and capability to determine frequency-dependent changes of the capacitance/impedance. A key component in such systems is the generation of the excitation signal(s) as well as the reference signals for demodulation.This work focuses on the early functional evaluation of direct digital synthesis for such signals using a virtual prototype in SystemC AMS (IEEE 1666.1), a high-level synthesis approach based on C (ISO 9899) as well as a classic hand-written VHDL code (IEEE 1076) for a rapid prototyping setup. The methods are compared with respect to efforts and results showing the advantages and disadvantages in a qualitative fashion. The lower efforts and lower risk of errors in the code provided by high level meta modeling allows to speed up the development cycle and required application dependent adaptations of signal generation in carrier frequency based capacitive sensor front-ends.","PeriodicalId":160147,"journal":{"name":"2021 Austrochip Workshop on Microelectronics (Austrochip)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Prototyping for a DDS-based I/Q reference signal generation on a capacitive sensing chip in 65nm CMOS using SystemC AMS, C HLS and VHDL\",\"authors\":\"M. Bio, Harald Gietler, Josipa Plazonić, M. Ley, H. Zangl, W. Scherr\",\"doi\":\"10.1109/austrochip53290.2021.9576848\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Carrier frequency principles with synchronous de-modulation offer several advantages for use in capacitive sensors, in particular with respect to suppression of external disturbers, coexistence of sensors, and capability to determine frequency-dependent changes of the capacitance/impedance. A key component in such systems is the generation of the excitation signal(s) as well as the reference signals for demodulation.This work focuses on the early functional evaluation of direct digital synthesis for such signals using a virtual prototype in SystemC AMS (IEEE 1666.1), a high-level synthesis approach based on C (ISO 9899) as well as a classic hand-written VHDL code (IEEE 1076) for a rapid prototyping setup. The methods are compared with respect to efforts and results showing the advantages and disadvantages in a qualitative fashion. The lower efforts and lower risk of errors in the code provided by high level meta modeling allows to speed up the development cycle and required application dependent adaptations of signal generation in carrier frequency based capacitive sensor front-ends.\",\"PeriodicalId\":160147,\"journal\":{\"name\":\"2021 Austrochip Workshop on Microelectronics (Austrochip)\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Austrochip Workshop on Microelectronics (Austrochip)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/austrochip53290.2021.9576848\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Austrochip Workshop on Microelectronics (Austrochip)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/austrochip53290.2021.9576848","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
摘要
载波频率同步解调原理为电容式传感器提供了几个优点,特别是在抑制外部干扰、传感器共存以及确定电容/阻抗随频率变化的能力方面。这类系统的一个关键组成部分是产生激励信号以及用于解调的参考信号。这项工作的重点是使用SystemC AMS (IEEE 1666.1)中的虚拟原型对这些信号进行直接数字合成的早期功能评估,这是一种基于C (ISO 9899)的高级合成方法,以及用于快速原型设置的经典手写VHDL代码(IEEE 1076)。在努力和结果方面对这些方法进行比较,以定性的方式显示优点和缺点。高级元建模提供的代码中较低的工作量和较低的错误风险允许加快开发周期和所需的基于载波频率的电容式传感器前端信号生成的应用依赖适应。
Prototyping for a DDS-based I/Q reference signal generation on a capacitive sensing chip in 65nm CMOS using SystemC AMS, C HLS and VHDL
Carrier frequency principles with synchronous de-modulation offer several advantages for use in capacitive sensors, in particular with respect to suppression of external disturbers, coexistence of sensors, and capability to determine frequency-dependent changes of the capacitance/impedance. A key component in such systems is the generation of the excitation signal(s) as well as the reference signals for demodulation.This work focuses on the early functional evaluation of direct digital synthesis for such signals using a virtual prototype in SystemC AMS (IEEE 1666.1), a high-level synthesis approach based on C (ISO 9899) as well as a classic hand-written VHDL code (IEEE 1076) for a rapid prototyping setup. The methods are compared with respect to efforts and results showing the advantages and disadvantages in a qualitative fashion. The lower efforts and lower risk of errors in the code provided by high level meta modeling allows to speed up the development cycle and required application dependent adaptations of signal generation in carrier frequency based capacitive sensor front-ends.