利用固有冗余对并行加法器进行经济有效的软错误缓解

Y. Sun, Minxuan Zhang, Shaoqing Li, Yali Zhao
{"title":"利用固有冗余对并行加法器进行经济有效的软错误缓解","authors":"Y. Sun, Minxuan Zhang, Shaoqing Li, Yali Zhao","doi":"10.1109/ICICDT.2010.5510255","DOIUrl":null,"url":null,"abstract":"Soft errors in combinational logic have been considered as an important challenge for VLSI circuit design. As a kind of representative element of combinational logic, adders are widely used in arithmetic units. This paper presents a cost effective soft error mitigation technique for high speed parallel adders. By exploiting inherent hardware redundancy and temporal redundancy of circuit, this technique greatly reduces area overhead and delay overhead of fault tolerance. We also combine C-element-based error correction techniques with inherent hardware and temporal redundancy to enhance error correction capability of adders. In addition, we propose a new metric ADP to evaluate global overheads of soft error mitigation. Experiments show that the proposed technique can correct 93.76% of soft errors only with 12.23% of area and 6.41% of delay overhead. The proposed adder has the least ADP and best tradeoff between area and delay overhead of all previous designs.","PeriodicalId":187361,"journal":{"name":"2010 IEEE International Conference on Integrated Circuit Design and Technology","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Cost effective soft error mitigation for parallel adders by exploiting inherent redundancy\",\"authors\":\"Y. Sun, Minxuan Zhang, Shaoqing Li, Yali Zhao\",\"doi\":\"10.1109/ICICDT.2010.5510255\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Soft errors in combinational logic have been considered as an important challenge for VLSI circuit design. As a kind of representative element of combinational logic, adders are widely used in arithmetic units. This paper presents a cost effective soft error mitigation technique for high speed parallel adders. By exploiting inherent hardware redundancy and temporal redundancy of circuit, this technique greatly reduces area overhead and delay overhead of fault tolerance. We also combine C-element-based error correction techniques with inherent hardware and temporal redundancy to enhance error correction capability of adders. In addition, we propose a new metric ADP to evaluate global overheads of soft error mitigation. Experiments show that the proposed technique can correct 93.76% of soft errors only with 12.23% of area and 6.41% of delay overhead. The proposed adder has the least ADP and best tradeoff between area and delay overhead of all previous designs.\",\"PeriodicalId\":187361,\"journal\":{\"name\":\"2010 IEEE International Conference on Integrated Circuit Design and Technology\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-06-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Conference on Integrated Circuit Design and Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICDT.2010.5510255\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Conference on Integrated Circuit Design and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT.2010.5510255","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

组合逻辑中的软误差一直被认为是VLSI电路设计的一个重要挑战。加法器作为组合逻辑的一种代表性元素,在算术单元中有着广泛的应用。本文提出了一种经济有效的高速并行加法器软误差缓解技术。该技术利用电路固有的硬件冗余和时间冗余,大大降低了容错的面积开销和时延开销。我们还将基于c元的纠错技术与固有的硬件和时间冗余相结合,以增强加法器的纠错能力。此外,我们提出了一个新的度量ADP来评估软错误缓解的全局开销。实验表明,该方法仅占用12.23%的面积和6.41%的延迟开销,就能纠正93.76%的软错误。所提出的加法器具有最小的ADP和最佳的折衷面积和延迟开销之间的所有以前的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Cost effective soft error mitigation for parallel adders by exploiting inherent redundancy
Soft errors in combinational logic have been considered as an important challenge for VLSI circuit design. As a kind of representative element of combinational logic, adders are widely used in arithmetic units. This paper presents a cost effective soft error mitigation technique for high speed parallel adders. By exploiting inherent hardware redundancy and temporal redundancy of circuit, this technique greatly reduces area overhead and delay overhead of fault tolerance. We also combine C-element-based error correction techniques with inherent hardware and temporal redundancy to enhance error correction capability of adders. In addition, we propose a new metric ADP to evaluate global overheads of soft error mitigation. Experiments show that the proposed technique can correct 93.76% of soft errors only with 12.23% of area and 6.41% of delay overhead. The proposed adder has the least ADP and best tradeoff between area and delay overhead of all previous designs.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信