{"title":"芯片上高性能系统的零倾斜时钟算法","authors":"Y. Lai, Yung-Chuan Jiang, Cheng-Hsiung Tsai","doi":"10.1109/APCCAS.2004.1412719","DOIUrl":null,"url":null,"abstract":"The high performance circuit design has become an essential trend for system-on-a-chip (SoC). Hence, physical design automation is getting more and more complex due to parasitic effects, especially wire delay. We propose a new flexible clock distribution network design to approach solving the clock skew problem and supporting \"plug-and-play\" in SoC integrated overall SoC operation. The algorithm based on clock skew without changing interconnect signal and it can be easily implemented for SoC design flow. The design turn around times can be greatly reduced.","PeriodicalId":426683,"journal":{"name":"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Zero-skew-clock algorithms for high performance system on a chip\",\"authors\":\"Y. Lai, Yung-Chuan Jiang, Cheng-Hsiung Tsai\",\"doi\":\"10.1109/APCCAS.2004.1412719\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The high performance circuit design has become an essential trend for system-on-a-chip (SoC). Hence, physical design automation is getting more and more complex due to parasitic effects, especially wire delay. We propose a new flexible clock distribution network design to approach solving the clock skew problem and supporting \\\"plug-and-play\\\" in SoC integrated overall SoC operation. The algorithm based on clock skew without changing interconnect signal and it can be easily implemented for SoC design flow. The design turn around times can be greatly reduced.\",\"PeriodicalId\":426683,\"journal\":{\"name\":\"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS.2004.1412719\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2004.1412719","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Zero-skew-clock algorithms for high performance system on a chip
The high performance circuit design has become an essential trend for system-on-a-chip (SoC). Hence, physical design automation is getting more and more complex due to parasitic effects, especially wire delay. We propose a new flexible clock distribution network design to approach solving the clock skew problem and supporting "plug-and-play" in SoC integrated overall SoC operation. The algorithm based on clock skew without changing interconnect signal and it can be easily implemented for SoC design flow. The design turn around times can be greatly reduced.