通过统计编码和动态压缩测试矢量压缩

Mom-Eng Ng, N. Touba
{"title":"通过统计编码和动态压缩测试矢量压缩","authors":"Mom-Eng Ng, N. Touba","doi":"10.1109/AUTEST.2000.885613","DOIUrl":null,"url":null,"abstract":"This paper addresses the problem of increasingly longer test times and greater test data storage requirements for integrated circuits. A new compression/decompression technique is proposed for reducing the amount of data that must be stored on the tester and transferred to the chip. This technique uses static and dynamic compaction algorithms in conjunction with statistical coding to encode test vectors provided by circuit vendors. The decoding process is performed in hardware by a small amount of on-chip circuitry. Taken together, this compression/decompression algorithm results in both lowered tester storage requirements and reduced test times.","PeriodicalId":334061,"journal":{"name":"2000 IEEE Autotestcon Proceedings. IEEE Systems Readiness Technology Conference. Future Sustainment for Military Aerospace (Cat. No.00CH37057)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Test vector compression via statistical coding and dynamic compaction\",\"authors\":\"Mom-Eng Ng, N. Touba\",\"doi\":\"10.1109/AUTEST.2000.885613\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper addresses the problem of increasingly longer test times and greater test data storage requirements for integrated circuits. A new compression/decompression technique is proposed for reducing the amount of data that must be stored on the tester and transferred to the chip. This technique uses static and dynamic compaction algorithms in conjunction with statistical coding to encode test vectors provided by circuit vendors. The decoding process is performed in hardware by a small amount of on-chip circuitry. Taken together, this compression/decompression algorithm results in both lowered tester storage requirements and reduced test times.\",\"PeriodicalId\":334061,\"journal\":{\"name\":\"2000 IEEE Autotestcon Proceedings. IEEE Systems Readiness Technology Conference. Future Sustainment for Military Aerospace (Cat. No.00CH37057)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-09-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 IEEE Autotestcon Proceedings. IEEE Systems Readiness Technology Conference. Future Sustainment for Military Aerospace (Cat. No.00CH37057)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AUTEST.2000.885613\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 IEEE Autotestcon Proceedings. IEEE Systems Readiness Technology Conference. Future Sustainment for Military Aerospace (Cat. No.00CH37057)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AUTEST.2000.885613","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文解决了集成电路测试时间越来越长和测试数据存储要求越来越高的问题。提出了一种新的压缩/解压缩技术,以减少必须存储在测试仪上并传输到芯片上的数据量。该技术将静态和动态压缩算法与统计编码结合使用,对电路供应商提供的测试向量进行编码。解码过程在硬件中由少量片上电路执行。总的来说,这种压缩/解压缩算法降低了测试器存储需求,减少了测试时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Test vector compression via statistical coding and dynamic compaction
This paper addresses the problem of increasingly longer test times and greater test data storage requirements for integrated circuits. A new compression/decompression technique is proposed for reducing the amount of data that must be stored on the tester and transferred to the chip. This technique uses static and dynamic compaction algorithms in conjunction with statistical coding to encode test vectors provided by circuit vendors. The decoding process is performed in hardware by a small amount of on-chip circuitry. Taken together, this compression/decompression algorithm results in both lowered tester storage requirements and reduced test times.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信