802.11ah系统multi - red Radix-2 Pipeline FFT电路的ASIC设计

T. Tran, Soichiro Kanagawa, D. Nguyen, Y. Nakashima
{"title":"802.11ah系统multi - red Radix-2 Pipeline FFT电路的ASIC设计","authors":"T. Tran, Soichiro Kanagawa, D. Nguyen, Y. Nakashima","doi":"10.1109/CoolChips.2016.7503678","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a multiplier-reduction (MUL-RED) Radix-2 Pipeline FFT processor for 802.11ah IoT sensors. Utilizing the symmetry of Twiddle factors we show two ideas to reduce the hardware cost and power consumption. Firstly, the complex-multipliers in the last 4 layers are replaced by gain blocks. Secondly, in the remained layers we store only one fourth of the required Twiddle factors to reduce the ROM amount by 4 times. Based on the proposed architecture, we implement the 16-point FFT and 64-point FFT circuits in ASIC CMOS 0.18 μm technology. Area and dynamic power of the proposed 16-point FFT are respectively reduced by 28% and 10% as compared to those of the conventional Radix-2 Pipeline one. Whereas, the proposed 64-point FFT costs 0.34mm2 area and consumes 21.43 mW power at 50 MHz, which are much smaller than the other works. In addition, to find out the optimal number of fractional bit width of FFT's data flow, we conduct BER/PER simulation and show the results in the paper.","PeriodicalId":273992,"journal":{"name":"2016 IEEE Symposium in Low-Power and High-Speed Chips (COOL CHIPS XIX)","volume":"45 1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"ASIC design of MUL-RED Radix-2 Pipeline FFT circuit for 802.11ah system\",\"authors\":\"T. Tran, Soichiro Kanagawa, D. Nguyen, Y. Nakashima\",\"doi\":\"10.1109/CoolChips.2016.7503678\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a multiplier-reduction (MUL-RED) Radix-2 Pipeline FFT processor for 802.11ah IoT sensors. Utilizing the symmetry of Twiddle factors we show two ideas to reduce the hardware cost and power consumption. Firstly, the complex-multipliers in the last 4 layers are replaced by gain blocks. Secondly, in the remained layers we store only one fourth of the required Twiddle factors to reduce the ROM amount by 4 times. Based on the proposed architecture, we implement the 16-point FFT and 64-point FFT circuits in ASIC CMOS 0.18 μm technology. Area and dynamic power of the proposed 16-point FFT are respectively reduced by 28% and 10% as compared to those of the conventional Radix-2 Pipeline one. Whereas, the proposed 64-point FFT costs 0.34mm2 area and consumes 21.43 mW power at 50 MHz, which are much smaller than the other works. In addition, to find out the optimal number of fractional bit width of FFT's data flow, we conduct BER/PER simulation and show the results in the paper.\",\"PeriodicalId\":273992,\"journal\":{\"name\":\"2016 IEEE Symposium in Low-Power and High-Speed Chips (COOL CHIPS XIX)\",\"volume\":\"45 1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Symposium in Low-Power and High-Speed Chips (COOL CHIPS XIX)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CoolChips.2016.7503678\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Symposium in Low-Power and High-Speed Chips (COOL CHIPS XIX)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CoolChips.2016.7503678","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

摘要

在本文中,我们提出了一种用于802.11ah物联网传感器的乘法器减少(multi -red) Radix-2 Pipeline FFT处理器。利用Twiddle因子的对称性,我们提出了两种降低硬件成本和功耗的方法。首先,将后4层的复乘子替换为增益块。其次,在剩下的层中,我们只存储所需的Twiddle因子的四分之一,从而将ROM数量减少了4倍。基于所提出的架构,我们在0.18 μm ASIC CMOS技术上实现了16点和64点FFT电路。与传统的Radix-2 Pipeline相比,所提出的16点FFT的面积和动态功率分别减少了28%和10%。而所提出的64点FFT的面积为0.34mm2,在50 MHz时功耗为21.43 mW,远远小于其他工作。此外,为了找出FFT数据流的最优分数位宽度,我们进行了BER/PER仿真,并在文中给出了结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
ASIC design of MUL-RED Radix-2 Pipeline FFT circuit for 802.11ah system
In this paper, we propose a multiplier-reduction (MUL-RED) Radix-2 Pipeline FFT processor for 802.11ah IoT sensors. Utilizing the symmetry of Twiddle factors we show two ideas to reduce the hardware cost and power consumption. Firstly, the complex-multipliers in the last 4 layers are replaced by gain blocks. Secondly, in the remained layers we store only one fourth of the required Twiddle factors to reduce the ROM amount by 4 times. Based on the proposed architecture, we implement the 16-point FFT and 64-point FFT circuits in ASIC CMOS 0.18 μm technology. Area and dynamic power of the proposed 16-point FFT are respectively reduced by 28% and 10% as compared to those of the conventional Radix-2 Pipeline one. Whereas, the proposed 64-point FFT costs 0.34mm2 area and consumes 21.43 mW power at 50 MHz, which are much smaller than the other works. In addition, to find out the optimal number of fractional bit width of FFT's data flow, we conduct BER/PER simulation and show the results in the paper.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信