Takuro Yoshida, D. Nojima, Y. Nagao, M. Kurosaki, H. Ochi
{"title":"窄带无线系统中联合CFO与iq不平衡补偿器的FPGA实现","authors":"Takuro Yoshida, D. Nojima, Y. Nagao, M. Kurosaki, H. Ochi","doi":"10.1109/ATC.2011.6027497","DOIUrl":null,"url":null,"abstract":"In direct conversion receiver, I/Q imbalance is caused by non orthogonality between in-phase component and quadrature-phase component caused by imperfections of quadrature demodulator. In addition, carrier frequency offset (CFO) occurs as well. In this paper, we present a register transfer level (RTL) design of joint CFO and I/Q imbalance compensator. First, we verify the efficiency of compensation algorithm with computer simulation, and then we show a bit error rate (BER) characteristic. After that, we made an RTL design to compensate CFO and I/Q imbalance.We also measure the efficiency of system in this step by looking at constellation of received signal. Finally, we implement the RTL design of compensation system in a field programmable gate array (FPGA). We show the effect of compensation system by simulation on RTL and verification on FPGA.","PeriodicalId":221905,"journal":{"name":"The 2011 International Conference on Advanced Technologies for Communications (ATC 2011)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-09-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA implementation of joint CFO and IQ-imbalance compensator for narrow-band wireless system\",\"authors\":\"Takuro Yoshida, D. Nojima, Y. Nagao, M. Kurosaki, H. Ochi\",\"doi\":\"10.1109/ATC.2011.6027497\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In direct conversion receiver, I/Q imbalance is caused by non orthogonality between in-phase component and quadrature-phase component caused by imperfections of quadrature demodulator. In addition, carrier frequency offset (CFO) occurs as well. In this paper, we present a register transfer level (RTL) design of joint CFO and I/Q imbalance compensator. First, we verify the efficiency of compensation algorithm with computer simulation, and then we show a bit error rate (BER) characteristic. After that, we made an RTL design to compensate CFO and I/Q imbalance.We also measure the efficiency of system in this step by looking at constellation of received signal. Finally, we implement the RTL design of compensation system in a field programmable gate array (FPGA). We show the effect of compensation system by simulation on RTL and verification on FPGA.\",\"PeriodicalId\":221905,\"journal\":{\"name\":\"The 2011 International Conference on Advanced Technologies for Communications (ATC 2011)\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-09-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2011 International Conference on Advanced Technologies for Communications (ATC 2011)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATC.2011.6027497\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2011 International Conference on Advanced Technologies for Communications (ATC 2011)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATC.2011.6027497","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA implementation of joint CFO and IQ-imbalance compensator for narrow-band wireless system
In direct conversion receiver, I/Q imbalance is caused by non orthogonality between in-phase component and quadrature-phase component caused by imperfections of quadrature demodulator. In addition, carrier frequency offset (CFO) occurs as well. In this paper, we present a register transfer level (RTL) design of joint CFO and I/Q imbalance compensator. First, we verify the efficiency of compensation algorithm with computer simulation, and then we show a bit error rate (BER) characteristic. After that, we made an RTL design to compensate CFO and I/Q imbalance.We also measure the efficiency of system in this step by looking at constellation of received signal. Finally, we implement the RTL design of compensation system in a field programmable gate array (FPGA). We show the effect of compensation system by simulation on RTL and verification on FPGA.