基于最小有效零比特原理的动态CMOS增减器

P. Balasubramanian, N. Mastorakis
{"title":"基于最小有效零比特原理的动态CMOS增减器","authors":"P. Balasubramanian, N. Mastorakis","doi":"10.1109/MCSI.2014.27","DOIUrl":null,"url":null,"abstract":"The novel design of a 8-bit decision module that forms the heart of a dynamic CMOS incrementer-cum-decrementer circuit is presented in this work. The new 8-bit decision module is designed on the basis of identifying least significant zero bit (LSZB) in the binary input stream contrary to identification of least significant one bit (LSOB), as is the case with existing approaches, to perform increment-cum-decrement operations. Further, an original cascading architecture has been proposed for building larger size incrementers-cum-decrementers based on the LSZB principle. SPICE simulations reveal that a 32-bit incrementer-cum-decrementer implemented using the proposed LSZB principle dissipates 58.6% less power than its counterpart designs based on the LSOB approach.","PeriodicalId":202841,"journal":{"name":"2014 International Conference on Mathematics and Computers in Sciences and in Industry","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-09-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Dynamic CMOS Incrementers-cum-Decrementers Based on Least Significant Zero Bit Principle\",\"authors\":\"P. Balasubramanian, N. Mastorakis\",\"doi\":\"10.1109/MCSI.2014.27\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The novel design of a 8-bit decision module that forms the heart of a dynamic CMOS incrementer-cum-decrementer circuit is presented in this work. The new 8-bit decision module is designed on the basis of identifying least significant zero bit (LSZB) in the binary input stream contrary to identification of least significant one bit (LSOB), as is the case with existing approaches, to perform increment-cum-decrement operations. Further, an original cascading architecture has been proposed for building larger size incrementers-cum-decrementers based on the LSZB principle. SPICE simulations reveal that a 32-bit incrementer-cum-decrementer implemented using the proposed LSZB principle dissipates 58.6% less power than its counterpart designs based on the LSOB approach.\",\"PeriodicalId\":202841,\"journal\":{\"name\":\"2014 International Conference on Mathematics and Computers in Sciences and in Industry\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-09-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Mathematics and Computers in Sciences and in Industry\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MCSI.2014.27\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Mathematics and Computers in Sciences and in Industry","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MCSI.2014.27","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种新颖的8位决策模块设计,该模块构成了动态CMOS递增/递减电路的核心。新的8位决策模块是在识别二进制输入流中的最低有效零位(LSZB)的基础上设计的,而不是像现有方法那样识别最低有效位(LSOB),以执行加减量运算。此外,还提出了一种基于LSZB原理的原始级联体系结构,用于构建更大尺寸的递增和递减数。SPICE仿真表明,使用LSZB原理实现的32位递增/递减器比基于LSOB方法的相应设计功耗低58.6%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Dynamic CMOS Incrementers-cum-Decrementers Based on Least Significant Zero Bit Principle
The novel design of a 8-bit decision module that forms the heart of a dynamic CMOS incrementer-cum-decrementer circuit is presented in this work. The new 8-bit decision module is designed on the basis of identifying least significant zero bit (LSZB) in the binary input stream contrary to identification of least significant one bit (LSOB), as is the case with existing approaches, to perform increment-cum-decrement operations. Further, an original cascading architecture has been proposed for building larger size incrementers-cum-decrementers based on the LSZB principle. SPICE simulations reveal that a 32-bit incrementer-cum-decrementer implemented using the proposed LSZB principle dissipates 58.6% less power than its counterpart designs based on the LSOB approach.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信