Max Uhlmann, R. Hussung, M. Eissa, A. Keil, F. Friederich, G. Fischer, P. Ostrovskyy
{"title":"低扇出MIMO亚太赫兹成像系统的高能效ADC: BiCMOS技术","authors":"Max Uhlmann, R. Hussung, M. Eissa, A. Keil, F. Friederich, G. Fischer, P. Ostrovskyy","doi":"10.23919/EuMC54642.2022.9924402","DOIUrl":null,"url":null,"abstract":"This paper presents a top-down architectural analysis of a MIMO imaging system in terms of analog-to-digital converter (ADC) requirements. This helps to determine the optimal ADC accuracy and make the right choice for an ADC circuit architecture, without going into an over design effort. It results in a 32 MS/s 8-bit SAR ADC based on a hybrid DAC architecture. The ADC was designed in a 130nm SiGe BiCMOS process, demonstrating core power consumption of 0.3mW from a 1.2V supply. The ADC core occupies a 0.23×0.13mm2 silicon area and can be easily integrated with a 220–260 GHz imaging receiver on the same IC. It will significantly improve power consumption, form factor and assembly of the complete MIMO imaging system.","PeriodicalId":215592,"journal":{"name":"2022 52nd European Microwave Conference (EuMC)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Energy Efficient ADC for Low Fan-Out MIMO Sub- THz Imaging System in SiGe: BiCMOS Technology\",\"authors\":\"Max Uhlmann, R. Hussung, M. Eissa, A. Keil, F. Friederich, G. Fischer, P. Ostrovskyy\",\"doi\":\"10.23919/EuMC54642.2022.9924402\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a top-down architectural analysis of a MIMO imaging system in terms of analog-to-digital converter (ADC) requirements. This helps to determine the optimal ADC accuracy and make the right choice for an ADC circuit architecture, without going into an over design effort. It results in a 32 MS/s 8-bit SAR ADC based on a hybrid DAC architecture. The ADC was designed in a 130nm SiGe BiCMOS process, demonstrating core power consumption of 0.3mW from a 1.2V supply. The ADC core occupies a 0.23×0.13mm2 silicon area and can be easily integrated with a 220–260 GHz imaging receiver on the same IC. It will significantly improve power consumption, form factor and assembly of the complete MIMO imaging system.\",\"PeriodicalId\":215592,\"journal\":{\"name\":\"2022 52nd European Microwave Conference (EuMC)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 52nd European Microwave Conference (EuMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/EuMC54642.2022.9924402\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 52nd European Microwave Conference (EuMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/EuMC54642.2022.9924402","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Energy Efficient ADC for Low Fan-Out MIMO Sub- THz Imaging System in SiGe: BiCMOS Technology
This paper presents a top-down architectural analysis of a MIMO imaging system in terms of analog-to-digital converter (ADC) requirements. This helps to determine the optimal ADC accuracy and make the right choice for an ADC circuit architecture, without going into an over design effort. It results in a 32 MS/s 8-bit SAR ADC based on a hybrid DAC architecture. The ADC was designed in a 130nm SiGe BiCMOS process, demonstrating core power consumption of 0.3mW from a 1.2V supply. The ADC core occupies a 0.23×0.13mm2 silicon area and can be easily integrated with a 220–260 GHz imaging receiver on the same IC. It will significantly improve power consumption, form factor and assembly of the complete MIMO imaging system.