A. Manikandan, J. Ajayan, C. Kavin, S. Karthick, D. Nirmal
{"title":"采用应变硅技术的高性能动态比较器的比较研究","authors":"A. Manikandan, J. Ajayan, C. Kavin, S. Karthick, D. Nirmal","doi":"10.1109/ECS.2015.7124794","DOIUrl":null,"url":null,"abstract":"Dynamic comparators are widely being used in high speed Analog to Digital Converters (ADC) such as flash ADC's because of its low voltage, low power, high speed and area efficiency. In this paper, an analysis on the delay and power performance of strained silicon CMOS technology based dynamic comparators will be presented. To compare the performance of dynamic comparators, test circuits were simulated using 45nm high performance and low power technologies with a supply voltage of 0.8V using spice tools. Using circuit simulations, the overall improved characteristics of double tail dynamic comparator are demonstrated in comparison to those of the traditional as well as several state of the art dynamic comparators. The simulation results shows that in the dynamic double tail comparator both the power consumption and the time delay are reduced significantly.","PeriodicalId":202856,"journal":{"name":"2015 2nd International Conference on Electronics and Communication Systems (ICECS)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A comparative study of high performance dynamic comparators using strained silicon technology\",\"authors\":\"A. Manikandan, J. Ajayan, C. Kavin, S. Karthick, D. Nirmal\",\"doi\":\"10.1109/ECS.2015.7124794\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Dynamic comparators are widely being used in high speed Analog to Digital Converters (ADC) such as flash ADC's because of its low voltage, low power, high speed and area efficiency. In this paper, an analysis on the delay and power performance of strained silicon CMOS technology based dynamic comparators will be presented. To compare the performance of dynamic comparators, test circuits were simulated using 45nm high performance and low power technologies with a supply voltage of 0.8V using spice tools. Using circuit simulations, the overall improved characteristics of double tail dynamic comparator are demonstrated in comparison to those of the traditional as well as several state of the art dynamic comparators. The simulation results shows that in the dynamic double tail comparator both the power consumption and the time delay are reduced significantly.\",\"PeriodicalId\":202856,\"journal\":{\"name\":\"2015 2nd International Conference on Electronics and Communication Systems (ICECS)\",\"volume\":\"10 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-06-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 2nd International Conference on Electronics and Communication Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECS.2015.7124794\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Electronics and Communication Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECS.2015.7124794","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A comparative study of high performance dynamic comparators using strained silicon technology
Dynamic comparators are widely being used in high speed Analog to Digital Converters (ADC) such as flash ADC's because of its low voltage, low power, high speed and area efficiency. In this paper, an analysis on the delay and power performance of strained silicon CMOS technology based dynamic comparators will be presented. To compare the performance of dynamic comparators, test circuits were simulated using 45nm high performance and low power technologies with a supply voltage of 0.8V using spice tools. Using circuit simulations, the overall improved characteristics of double tail dynamic comparator are demonstrated in comparison to those of the traditional as well as several state of the art dynamic comparators. The simulation results shows that in the dynamic double tail comparator both the power consumption and the time delay are reduced significantly.