利用开放式fpga推进射频测试

Erik Johnson, R. Verret
{"title":"利用开放式fpga推进射频测试","authors":"Erik Johnson, R. Verret","doi":"10.1109/AUTEST.2012.6334567","DOIUrl":null,"url":null,"abstract":"The number of wireless devices, diversity of communication standards, and sophistication of modulation schemes are increasing dramatically each year. With each subsequent generation of technology, the cost of testing wireless devices using traditional techniques also has increased. One way to minimize hardware costs and reduce test time is to use virtual or synthetic instruments along with modular I/O; however, a new approach, software-designed instrumentation, not only provides microprocessor software flexibility but an open, user-programmable FPGA for further customization. This approach gives RF test engineers the ability to reduce test times orders of magnitude beyond what was previously possible without custom or standard-specific instrumentation. In this work, we demonstrate how a software-designed RF instrument can include an architecture that facilitates the record-based model of typical virtual or synthetic instruments. We show how this architecture can be extended with simple FPGA modifications to digitally control the device under test (DUT), reducing capital equipment costs by eliminating unnecessary instruments. We achieve a test time reduction of three orders of magnitude in a power leveling algorithm, common in RF power amplifier test. We also show how a software-designed RF instrument can be completely re-architected to implement a real-time RF channel emulator by including complex mathematical fading models on the FPGA. Using this approach, we demonstrate a 2×2 real-time MIMO channel emulator with up to 36 taps per fading filter.","PeriodicalId":142978,"journal":{"name":"2012 IEEE AUTOTESTCON Proceedings","volume":"724 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Advancing RF test with open FPGAs\",\"authors\":\"Erik Johnson, R. Verret\",\"doi\":\"10.1109/AUTEST.2012.6334567\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The number of wireless devices, diversity of communication standards, and sophistication of modulation schemes are increasing dramatically each year. With each subsequent generation of technology, the cost of testing wireless devices using traditional techniques also has increased. One way to minimize hardware costs and reduce test time is to use virtual or synthetic instruments along with modular I/O; however, a new approach, software-designed instrumentation, not only provides microprocessor software flexibility but an open, user-programmable FPGA for further customization. This approach gives RF test engineers the ability to reduce test times orders of magnitude beyond what was previously possible without custom or standard-specific instrumentation. In this work, we demonstrate how a software-designed RF instrument can include an architecture that facilitates the record-based model of typical virtual or synthetic instruments. We show how this architecture can be extended with simple FPGA modifications to digitally control the device under test (DUT), reducing capital equipment costs by eliminating unnecessary instruments. We achieve a test time reduction of three orders of magnitude in a power leveling algorithm, common in RF power amplifier test. We also show how a software-designed RF instrument can be completely re-architected to implement a real-time RF channel emulator by including complex mathematical fading models on the FPGA. Using this approach, we demonstrate a 2×2 real-time MIMO channel emulator with up to 36 taps per fading filter.\",\"PeriodicalId\":142978,\"journal\":{\"name\":\"2012 IEEE AUTOTESTCON Proceedings\",\"volume\":\"724 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE AUTOTESTCON Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AUTEST.2012.6334567\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE AUTOTESTCON Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AUTEST.2012.6334567","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

无线设备的数量、通信标准的多样性和调制方案的复杂性每年都在急剧增加。随着每一代技术的发展,使用传统技术测试无线设备的成本也在增加。减少硬件成本和减少测试时间的一种方法是使用虚拟或合成仪器以及模块化I/O;然而,一种新的方法,软件设计的仪器,不仅提供了微处理器软件的灵活性,而且提供了一个开放的,用户可编程的FPGA,用于进一步定制。这种方法使射频测试工程师能够在没有定制或特定标准仪器的情况下,将测试时间减少几个数量级。在这项工作中,我们演示了软件设计的射频仪器如何包含一个架构,该架构可以促进典型虚拟或合成仪器的基于记录的模型。我们展示了如何通过简单的FPGA修改来扩展该架构,以数字控制被测设备(DUT),通过消除不必要的仪器来降低资本设备成本。我们在射频功率放大器测试中常用的功率均衡算法中实现了测试时间减少三个数量级。我们还展示了如何通过在FPGA上包含复杂的数学衰落模型,完全重新设计软件设计的RF仪器来实现实时RF信道模拟器。使用这种方法,我们演示了一个2×2实时MIMO信道模拟器,每个衰落滤波器最多有36个抽头。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Advancing RF test with open FPGAs
The number of wireless devices, diversity of communication standards, and sophistication of modulation schemes are increasing dramatically each year. With each subsequent generation of technology, the cost of testing wireless devices using traditional techniques also has increased. One way to minimize hardware costs and reduce test time is to use virtual or synthetic instruments along with modular I/O; however, a new approach, software-designed instrumentation, not only provides microprocessor software flexibility but an open, user-programmable FPGA for further customization. This approach gives RF test engineers the ability to reduce test times orders of magnitude beyond what was previously possible without custom or standard-specific instrumentation. In this work, we demonstrate how a software-designed RF instrument can include an architecture that facilitates the record-based model of typical virtual or synthetic instruments. We show how this architecture can be extended with simple FPGA modifications to digitally control the device under test (DUT), reducing capital equipment costs by eliminating unnecessary instruments. We achieve a test time reduction of three orders of magnitude in a power leveling algorithm, common in RF power amplifier test. We also show how a software-designed RF instrument can be completely re-architected to implement a real-time RF channel emulator by including complex mathematical fading models on the FPGA. Using this approach, we demonstrate a 2×2 real-time MIMO channel emulator with up to 36 taps per fading filter.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信