Srikant Kumar Beura, Rekib Ahmed, B. P. Devi, P. Saha
{"title":"On The Implementation of Densely Packed Decimal Number System Based Adder: Prospects and Challenges","authors":"Srikant Kumar Beura, Rekib Ahmed, B. P. Devi, P. Saha","doi":"10.53314/els2125020b","DOIUrl":null,"url":null,"abstract":"Decimal digit number computation, through bit compression methodology, offers space and time saving, which can be incurred by the Chen-Ho and Densely Packed Decimal (DPD) coding techniques. Such coding techniques have a property of bit compression, like, three decimal digits can be represented by 10 bits instead of 12 bits in binary coded decimal (BCD) format. The compression has been obtained through the elimination of the redundant 0’s from BCD representation. This manuscript reports the pros and cons of the techniques mentioned above. The logic level functionalities have been examined through MATLAB, whereas circuit simulation has been erified through Cadence Spectre. Performance parameters (such as delay, power consumption) have been evaluated through CMOS gpdk45 nm technology. Furthermore, the best design has been chosen from them, and the decimal adder design technique has been incorporated in this paper.","PeriodicalId":290965,"journal":{"name":"Electronics ETF","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electronics ETF","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.53314/els2125020b","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

十进制数字的计算,透过位元压缩的方法,可以节省空间和时间,而这是陈浩码法和密集压缩十进制(DPD)编码技术所无法比拟的。这种编码技术具有位压缩的特性,例如,三个十进制数字可以用10位而不是二进制编码十进制(BCD)格式的12位来表示。压缩是通过消除BCD表示中的冗余0得到的。本文报告了上述技术的优点和缺点。逻辑级功能已通过MATLAB进行了测试,而电路仿真已通过Cadence Spectre进行了验证。通过CMOS gpdk45纳米技术对性能参数(如延迟、功耗)进行了评估。在此基础上,选取了最佳设计方案,并将十进制加法器的设计方法引入到本文中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On The Implementation of Densely Packed Decimal Number System Based Adder: Prospects and Challenges
Decimal digit number computation, through bit compression methodology, offers space and time saving, which can be incurred by the Chen-Ho and Densely Packed Decimal (DPD) coding techniques. Such coding techniques have a property of bit compression, like, three decimal digits can be represented by 10 bits instead of 12 bits in binary coded decimal (BCD) format. The compression has been obtained through the elimination of the redundant 0’s from BCD representation. This manuscript reports the pros and cons of the techniques mentioned above. The logic level functionalities have been examined through MATLAB, whereas circuit simulation has been erified through Cadence Spectre. Performance parameters (such as delay, power consumption) have been evaluated through CMOS gpdk45 nm technology. Furthermore, the best design has been chosen from them, and the decimal adder design technique has been incorporated in this paper.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信